W. Limprasert, P. Israsena, N. Afzulpurkar, Lertsak Lekawat
{"title":"数字助听器DSP算法的一种实现方法一个降噪核心案例研究","authors":"W. Limprasert, P. Israsena, N. Afzulpurkar, Lertsak Lekawat","doi":"10.1145/1328491.1328532","DOIUrl":null,"url":null,"abstract":"One of the major problems for hearing aid users is surrounding noise. The objective of the project is to design a noise reduction hardware (integrated circuit) for digital hearing aids. Instead of relying on separate algorithm and hardware (integrated circuit) developments, a design flow that integrates the developments of DSP algorithms and FPGA hardware to increase performance and reduce development time is illustrated. A noise reduction core using integrated adaptive beamformer and feedback control is designed and tested as an example.","PeriodicalId":241320,"journal":{"name":"International Convention on Rehabilitation Engineering & Assistive Technology","volume":"20 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-04-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"On an approach in implementing DSP algorithms for digital hearing aids; a noise reduction core case study\",\"authors\":\"W. Limprasert, P. Israsena, N. Afzulpurkar, Lertsak Lekawat\",\"doi\":\"10.1145/1328491.1328532\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"One of the major problems for hearing aid users is surrounding noise. The objective of the project is to design a noise reduction hardware (integrated circuit) for digital hearing aids. Instead of relying on separate algorithm and hardware (integrated circuit) developments, a design flow that integrates the developments of DSP algorithms and FPGA hardware to increase performance and reduce development time is illustrated. A noise reduction core using integrated adaptive beamformer and feedback control is designed and tested as an example.\",\"PeriodicalId\":241320,\"journal\":{\"name\":\"International Convention on Rehabilitation Engineering & Assistive Technology\",\"volume\":\"20 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2007-04-23\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"International Convention on Rehabilitation Engineering & Assistive Technology\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1145/1328491.1328532\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Convention on Rehabilitation Engineering & Assistive Technology","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1145/1328491.1328532","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
On an approach in implementing DSP algorithms for digital hearing aids; a noise reduction core case study
One of the major problems for hearing aid users is surrounding noise. The objective of the project is to design a noise reduction hardware (integrated circuit) for digital hearing aids. Instead of relying on separate algorithm and hardware (integrated circuit) developments, a design flow that integrates the developments of DSP algorithms and FPGA hardware to increase performance and reduce development time is illustrated. A noise reduction core using integrated adaptive beamformer and feedback control is designed and tested as an example.