模拟集成电路尺寸的符号灵敏度分析

A. Sanabria-Borbón, E. Tlelo-Cuautle
{"title":"模拟集成电路尺寸的符号灵敏度分析","authors":"A. Sanabria-Borbón, E. Tlelo-Cuautle","doi":"10.1109/ICEEE.2013.6676069","DOIUrl":null,"url":null,"abstract":"Sensitivity circuit analysis is useful for identifying tolerances of circuit elements to maintain circuit performance features under prescribed target specifications. In the case of integrated circuit (IC) sizing, it is helpful because an analog IC designer can know which elements should be more carefully designed. In this context, we present the application of a graph-based symbolic technique for deriving analytical expressions for differential gain, common-mode gain and then common-mode rejection ratio (CMRR) of operational transconductance amplifiers (OTAs). Afterwards, the sensitivity of each expression with respect to each transistor-parameter is symbolically obtained, and the expression is evaluated from an HSpice simulation. Finally, a comparison between the derived symbolic expressions and HSpice simulations is made to show that the circuit elements causing large sensitivities implies large performance variations.","PeriodicalId":226547,"journal":{"name":"2013 10th International Conference on Electrical Engineering, Computing Science and Automatic Control (CCE)","volume":"75 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-12-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Symbolic sensitivity analysis in the sizing of analog integrated circuits\",\"authors\":\"A. Sanabria-Borbón, E. Tlelo-Cuautle\",\"doi\":\"10.1109/ICEEE.2013.6676069\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Sensitivity circuit analysis is useful for identifying tolerances of circuit elements to maintain circuit performance features under prescribed target specifications. In the case of integrated circuit (IC) sizing, it is helpful because an analog IC designer can know which elements should be more carefully designed. In this context, we present the application of a graph-based symbolic technique for deriving analytical expressions for differential gain, common-mode gain and then common-mode rejection ratio (CMRR) of operational transconductance amplifiers (OTAs). Afterwards, the sensitivity of each expression with respect to each transistor-parameter is symbolically obtained, and the expression is evaluated from an HSpice simulation. Finally, a comparison between the derived symbolic expressions and HSpice simulations is made to show that the circuit elements causing large sensitivities implies large performance variations.\",\"PeriodicalId\":226547,\"journal\":{\"name\":\"2013 10th International Conference on Electrical Engineering, Computing Science and Automatic Control (CCE)\",\"volume\":\"75 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-12-02\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 10th International Conference on Electrical Engineering, Computing Science and Automatic Control (CCE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICEEE.2013.6676069\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 10th International Conference on Electrical Engineering, Computing Science and Automatic Control (CCE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEEE.2013.6676069","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

摘要

灵敏度电路分析有助于确定电路元件的公差,以保持电路在规定的目标规格下的性能特征。在集成电路(IC)尺寸的情况下,它是有帮助的,因为模拟IC设计师可以知道哪些元素应该更仔细地设计。在这种情况下,我们提出了一种基于图形的符号技术的应用,用于推导运算跨导放大器(OTAs)的差分增益、共模增益和共模抑制比(CMRR)的解析表达式。然后,对每个表达式相对于每个晶体管参数的灵敏度进行了符号化计算,并通过HSpice仿真对表达式进行了评估。最后,将推导出的符号表达式与HSpice仿真结果进行了比较,结果表明产生较大灵敏度的电路元件意味着较大的性能变化。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Symbolic sensitivity analysis in the sizing of analog integrated circuits
Sensitivity circuit analysis is useful for identifying tolerances of circuit elements to maintain circuit performance features under prescribed target specifications. In the case of integrated circuit (IC) sizing, it is helpful because an analog IC designer can know which elements should be more carefully designed. In this context, we present the application of a graph-based symbolic technique for deriving analytical expressions for differential gain, common-mode gain and then common-mode rejection ratio (CMRR) of operational transconductance amplifiers (OTAs). Afterwards, the sensitivity of each expression with respect to each transistor-parameter is symbolically obtained, and the expression is evaluated from an HSpice simulation. Finally, a comparison between the derived symbolic expressions and HSpice simulations is made to show that the circuit elements causing large sensitivities implies large performance variations.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信