{"title":"基于Verilog的I2C协议时序约束检测功能模块实现与仿真","authors":"Jun-Cheol Lee, Tae-Oh Kim, Joo-Hyung Chae","doi":"10.1109/ICEIC57457.2023.10049891","DOIUrl":null,"url":null,"abstract":"Since the Inter-Integrated Circuit (I2C) development, many efforts have been made to increase stability. The error due to the timing parameter is also one of the factors that hinder stability. In this paper, we model the I2C slave using Verilog and then perform a simple read/write operation to investigate timing parameter errors. As a solution, we present a timing parameter error detection module for the I2C protocol. The proposed module is developed based on the I2C standard mode to verify the behavior of I2C by identifying timing errors.","PeriodicalId":373752,"journal":{"name":"2023 International Conference on Electronics, Information, and Communication (ICEIC)","volume":"36 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-02-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Module Implementation and Simulation of Timing Constraint Check Function of I2C Protocol Using Verilog\",\"authors\":\"Jun-Cheol Lee, Tae-Oh Kim, Joo-Hyung Chae\",\"doi\":\"10.1109/ICEIC57457.2023.10049891\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Since the Inter-Integrated Circuit (I2C) development, many efforts have been made to increase stability. The error due to the timing parameter is also one of the factors that hinder stability. In this paper, we model the I2C slave using Verilog and then perform a simple read/write operation to investigate timing parameter errors. As a solution, we present a timing parameter error detection module for the I2C protocol. The proposed module is developed based on the I2C standard mode to verify the behavior of I2C by identifying timing errors.\",\"PeriodicalId\":373752,\"journal\":{\"name\":\"2023 International Conference on Electronics, Information, and Communication (ICEIC)\",\"volume\":\"36 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2023-02-05\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2023 International Conference on Electronics, Information, and Communication (ICEIC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICEIC57457.2023.10049891\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2023 International Conference on Electronics, Information, and Communication (ICEIC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEIC57457.2023.10049891","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Module Implementation and Simulation of Timing Constraint Check Function of I2C Protocol Using Verilog
Since the Inter-Integrated Circuit (I2C) development, many efforts have been made to increase stability. The error due to the timing parameter is also one of the factors that hinder stability. In this paper, we model the I2C slave using Verilog and then perform a simple read/write operation to investigate timing parameter errors. As a solution, we present a timing parameter error detection module for the I2C protocol. The proposed module is developed based on the I2C standard mode to verify the behavior of I2C by identifying timing errors.