Veronica Ernita Kristianti, E. P. Wibowo, Atit Pertiwi, Hamzah Afandi, Busono Soerowirdjo
{"title":"寻找一种支持智能卡处理器芯片的DES算法的高效FPGA实现","authors":"Veronica Ernita Kristianti, E. P. Wibowo, Atit Pertiwi, Hamzah Afandi, Busono Soerowirdjo","doi":"10.1109/EIConCIT.2018.8878519","DOIUrl":null,"url":null,"abstract":"The data security or information of any kind is essential to maintain its confidentiality. For that reason, we need a system that can maintain the security of such information. DES (Data Encryption Standard) becomes one of the algorithms that can be used in data and information security system. In this paper, we propose to get the best DES algorithm to apply on System on Chip (SoC). The analysis was performed by comparing between the 16-round pipelines DES algorithms which is the general DES algorithm with the 8-round pipeline DES algorithm which is the result of efficiency. The analysis was done with VHDL (Verilog High Definition Language) design language model and synthesized using XC3ES500E Field Programmable Gate Array (FPGA). The result of the average analysis of the overall resources required by each of the DES algorithms compared is that the 16-round DES requires an average of 21.2% of the resources, while the 8-round DES requires an average of only 9.7%. This shows that the 8-round DES pipeline algorithm is the best and efficient DES algorithm to apply on SoC as a data and information security system.","PeriodicalId":424909,"journal":{"name":"2018 2nd East Indonesia Conference on Computer and Information Technology (EIConCIT)","volume":"25 5 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Finding an Efficient FPGA Implementation of the DES Algorithm to Support the Processor Chip on Smartcard\",\"authors\":\"Veronica Ernita Kristianti, E. P. Wibowo, Atit Pertiwi, Hamzah Afandi, Busono Soerowirdjo\",\"doi\":\"10.1109/EIConCIT.2018.8878519\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The data security or information of any kind is essential to maintain its confidentiality. For that reason, we need a system that can maintain the security of such information. DES (Data Encryption Standard) becomes one of the algorithms that can be used in data and information security system. In this paper, we propose to get the best DES algorithm to apply on System on Chip (SoC). The analysis was performed by comparing between the 16-round pipelines DES algorithms which is the general DES algorithm with the 8-round pipeline DES algorithm which is the result of efficiency. The analysis was done with VHDL (Verilog High Definition Language) design language model and synthesized using XC3ES500E Field Programmable Gate Array (FPGA). The result of the average analysis of the overall resources required by each of the DES algorithms compared is that the 16-round DES requires an average of 21.2% of the resources, while the 8-round DES requires an average of only 9.7%. This shows that the 8-round DES pipeline algorithm is the best and efficient DES algorithm to apply on SoC as a data and information security system.\",\"PeriodicalId\":424909,\"journal\":{\"name\":\"2018 2nd East Indonesia Conference on Computer and Information Technology (EIConCIT)\",\"volume\":\"25 5 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 2nd East Indonesia Conference on Computer and Information Technology (EIConCIT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EIConCIT.2018.8878519\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 2nd East Indonesia Conference on Computer and Information Technology (EIConCIT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EIConCIT.2018.8878519","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3
摘要
任何类型的数据安全或信息对于保持其机密性至关重要。因此,我们需要一个能够维护这些信息安全的系统。DES (Data Encryption Standard,数据加密标准)成为数据和信息安全系统中可以使用的算法之一。在本文中,我们提出了最好的DES算法应用于片上系统(SoC)。将16轮管道DES算法(一般DES算法)与8轮管道DES算法(效率结果)进行比较分析。采用VHDL (Verilog High Definition Language)设计语言模型进行分析,并利用XC3ES500E现场可编程门阵列(FPGA)进行综合。对每一种DES算法所需要的总体资源进行平均分析比较的结果是,16轮DES平均需要21.2%的资源,而8轮DES平均只需要9.7%的资源。这表明8轮DES流水线算法是最适合应用于SoC数据和信息安全系统的高效DES算法。
Finding an Efficient FPGA Implementation of the DES Algorithm to Support the Processor Chip on Smartcard
The data security or information of any kind is essential to maintain its confidentiality. For that reason, we need a system that can maintain the security of such information. DES (Data Encryption Standard) becomes one of the algorithms that can be used in data and information security system. In this paper, we propose to get the best DES algorithm to apply on System on Chip (SoC). The analysis was performed by comparing between the 16-round pipelines DES algorithms which is the general DES algorithm with the 8-round pipeline DES algorithm which is the result of efficiency. The analysis was done with VHDL (Verilog High Definition Language) design language model and synthesized using XC3ES500E Field Programmable Gate Array (FPGA). The result of the average analysis of the overall resources required by each of the DES algorithms compared is that the 16-round DES requires an average of 21.2% of the resources, while the 8-round DES requires an average of only 9.7%. This shows that the 8-round DES pipeline algorithm is the best and efficient DES algorithm to apply on SoC as a data and information security system.