一种利用差分缓冲环的鲁棒脉冲延迟电路

Jaehyun Jeong, T. Iizuka, T. Nakura, M. Ikeda, K. Asada
{"title":"一种利用差分缓冲环的鲁棒脉冲延迟电路","authors":"Jaehyun Jeong, T. Iizuka, T. Nakura, M. Ikeda, K. Asada","doi":"10.1109/SOCDC.2010.5682920","DOIUrl":null,"url":null,"abstract":"In this paper, we propose a pulse delay circuit using a differential buffer ring. The proposed circuit keeps an input pulse propagating on the buffer ring without a degradation of pulse width information. The cross-coupled buffer ring with compensating inverters improves the tolerance to the process variation. The proposed circuit has been implemented using 65nm CMOS process, and the simulation results demonstrate that the proposed circuit keeps an input pulse width independent of the process corner conditions, and the measurement results show that the proposed pulse delay circuit using differential buffer ring is more robust to the process variability than conventional buffer ring.","PeriodicalId":380183,"journal":{"name":"2010 International SoC Design Conference","volume":"455 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"10","resultStr":"{\"title\":\"A robust pulse delay circuit utilizing a differential buffer ring\",\"authors\":\"Jaehyun Jeong, T. Iizuka, T. Nakura, M. Ikeda, K. Asada\",\"doi\":\"10.1109/SOCDC.2010.5682920\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, we propose a pulse delay circuit using a differential buffer ring. The proposed circuit keeps an input pulse propagating on the buffer ring without a degradation of pulse width information. The cross-coupled buffer ring with compensating inverters improves the tolerance to the process variation. The proposed circuit has been implemented using 65nm CMOS process, and the simulation results demonstrate that the proposed circuit keeps an input pulse width independent of the process corner conditions, and the measurement results show that the proposed pulse delay circuit using differential buffer ring is more robust to the process variability than conventional buffer ring.\",\"PeriodicalId\":380183,\"journal\":{\"name\":\"2010 International SoC Design Conference\",\"volume\":\"455 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2010-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"10\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2010 International SoC Design Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SOCDC.2010.5682920\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 International SoC Design Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SOCDC.2010.5682920","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 10

摘要

本文提出了一种采用差分缓冲环的脉冲延迟电路。所提出的电路保持输入脉冲在缓冲环上传播而不降低脉冲宽度信息。带补偿逆变器的交叉耦合缓冲环提高了对工艺变化的容忍度。该电路采用65nm CMOS工艺实现,仿真结果表明,该电路的输入脉宽与工艺转角条件无关,测量结果表明,采用差分缓冲环的脉冲延迟电路对工艺变异性的鲁棒性优于传统缓冲环。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A robust pulse delay circuit utilizing a differential buffer ring
In this paper, we propose a pulse delay circuit using a differential buffer ring. The proposed circuit keeps an input pulse propagating on the buffer ring without a degradation of pulse width information. The cross-coupled buffer ring with compensating inverters improves the tolerance to the process variation. The proposed circuit has been implemented using 65nm CMOS process, and the simulation results demonstrate that the proposed circuit keeps an input pulse width independent of the process corner conditions, and the measurement results show that the proposed pulse delay circuit using differential buffer ring is more robust to the process variability than conventional buffer ring.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信