{"title":"绝缘子上锗基板的制备及其特性","authors":"Hai-Yan Jin, E.Z. Liu, N. Cheung","doi":"10.1109/ICSICT.2008.4734626","DOIUrl":null,"url":null,"abstract":"The fabrication of Germanium-On-Insulator (GeOI) by wafer bonding and ion-cut approach was investigated. With cyclic HF/DIW cleaning and N2 plasma surface activation, large-area layer transfer of GeOI substrates was realized by ion-cut processes with bulk Ge wafer as the donor wafer. The GeOI substrates are thermally stable up to 550°C annealing and surface roughness can be smoothed down to 0.3 nm RMS by Chemical Mechanical Planarization (CMP). After surface polishing, Epi-Ge on Si wafer can also be used as the donor wafer to realize layer transfer. Four-probe configuration Pseudo-MOSFET was employed to characterize the electrical properties of the transferred Ge and the Ge/SiO2 bonding interface. At Ge/SiO2 interface, GeOI substrates show both accumulation and inversion conduction modes. High-temperature forming gas annealing in the vicinity of 500°C¿600°C has shown the best carrier mobilities, with the interface trap density and interface fixed charge density as low as 1010/cm2. The extracted bulk hole mobility of the annealed GeOI is near 500 cm2/V-s, which is higher than that of silicon (300 cm2/V-s) at the same doping concentration level.","PeriodicalId":436457,"journal":{"name":"2008 9th International Conference on Solid-State and Integrated-Circuit Technology","volume":"17 1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-12-30","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Fabrication and characteristics of Germanium-On-Insulator substrates\",\"authors\":\"Hai-Yan Jin, E.Z. Liu, N. Cheung\",\"doi\":\"10.1109/ICSICT.2008.4734626\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The fabrication of Germanium-On-Insulator (GeOI) by wafer bonding and ion-cut approach was investigated. With cyclic HF/DIW cleaning and N2 plasma surface activation, large-area layer transfer of GeOI substrates was realized by ion-cut processes with bulk Ge wafer as the donor wafer. The GeOI substrates are thermally stable up to 550°C annealing and surface roughness can be smoothed down to 0.3 nm RMS by Chemical Mechanical Planarization (CMP). After surface polishing, Epi-Ge on Si wafer can also be used as the donor wafer to realize layer transfer. Four-probe configuration Pseudo-MOSFET was employed to characterize the electrical properties of the transferred Ge and the Ge/SiO2 bonding interface. At Ge/SiO2 interface, GeOI substrates show both accumulation and inversion conduction modes. High-temperature forming gas annealing in the vicinity of 500°C¿600°C has shown the best carrier mobilities, with the interface trap density and interface fixed charge density as low as 1010/cm2. The extracted bulk hole mobility of the annealed GeOI is near 500 cm2/V-s, which is higher than that of silicon (300 cm2/V-s) at the same doping concentration level.\",\"PeriodicalId\":436457,\"journal\":{\"name\":\"2008 9th International Conference on Solid-State and Integrated-Circuit Technology\",\"volume\":\"17 1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-12-30\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 9th International Conference on Solid-State and Integrated-Circuit Technology\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICSICT.2008.4734626\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 9th International Conference on Solid-State and Integrated-Circuit Technology","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICSICT.2008.4734626","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Fabrication and characteristics of Germanium-On-Insulator substrates
The fabrication of Germanium-On-Insulator (GeOI) by wafer bonding and ion-cut approach was investigated. With cyclic HF/DIW cleaning and N2 plasma surface activation, large-area layer transfer of GeOI substrates was realized by ion-cut processes with bulk Ge wafer as the donor wafer. The GeOI substrates are thermally stable up to 550°C annealing and surface roughness can be smoothed down to 0.3 nm RMS by Chemical Mechanical Planarization (CMP). After surface polishing, Epi-Ge on Si wafer can also be used as the donor wafer to realize layer transfer. Four-probe configuration Pseudo-MOSFET was employed to characterize the electrical properties of the transferred Ge and the Ge/SiO2 bonding interface. At Ge/SiO2 interface, GeOI substrates show both accumulation and inversion conduction modes. High-temperature forming gas annealing in the vicinity of 500°C¿600°C has shown the best carrier mobilities, with the interface trap density and interface fixed charge density as low as 1010/cm2. The extracted bulk hole mobility of the annealed GeOI is near 500 cm2/V-s, which is higher than that of silicon (300 cm2/V-s) at the same doping concentration level.