FPGA实现了一种新的混合调制策略,用于改进双桥多电平直流链路逆变器拓扑结构

S. Thamizharasan, J. Baskaran, S. Kamalsakthi
{"title":"FPGA实现了一种新的混合调制策略,用于改进双桥多电平直流链路逆变器拓扑结构","authors":"S. Thamizharasan, J. Baskaran, S. Kamalsakthi","doi":"10.1109/ICCPEIC.2014.6915418","DOIUrl":null,"url":null,"abstract":"The paper evolves a new hybrid modulation strategy to incarnate a higher quality sinusoidal output voltage from a modified dual bridge multilevel dc-link inverter (DBMLDCLI) topology. The scheme is developed to minimize the switching loss in power devices. The proposed modulation strategy is derived from the fundamental switching and pulse width modulation (PWM) through modified sinusoidal reference function. The VHDL algorithm is suitably developed to imbibe the proposed modulation strategy and simulated in Modelsim software. The proposed algorithm is implemented in Xilinx spartan3E-500 FG 320 processor and the simulation results accorded with the experimental results.","PeriodicalId":176197,"journal":{"name":"2014 International Conference on Computation of Power, Energy, Information and Communication (ICCPEIC)","volume":"24 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-04-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"FPGA implementation of a new hybrid modulation strategy for a modified dual bridge multilevel dc-link inverter topology\",\"authors\":\"S. Thamizharasan, J. Baskaran, S. Kamalsakthi\",\"doi\":\"10.1109/ICCPEIC.2014.6915418\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The paper evolves a new hybrid modulation strategy to incarnate a higher quality sinusoidal output voltage from a modified dual bridge multilevel dc-link inverter (DBMLDCLI) topology. The scheme is developed to minimize the switching loss in power devices. The proposed modulation strategy is derived from the fundamental switching and pulse width modulation (PWM) through modified sinusoidal reference function. The VHDL algorithm is suitably developed to imbibe the proposed modulation strategy and simulated in Modelsim software. The proposed algorithm is implemented in Xilinx spartan3E-500 FG 320 processor and the simulation results accorded with the experimental results.\",\"PeriodicalId\":176197,\"journal\":{\"name\":\"2014 International Conference on Computation of Power, Energy, Information and Communication (ICCPEIC)\",\"volume\":\"24 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-04-16\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2014 International Conference on Computation of Power, Energy, Information and Communication (ICCPEIC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICCPEIC.2014.6915418\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 International Conference on Computation of Power, Energy, Information and Communication (ICCPEIC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCPEIC.2014.6915418","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

本文提出了一种新的混合调制策略,从改进的双桥多电平直流逆变器(DBMLDCLI)拓扑结构中实现更高质量的正弦输出电压。该方案是为了使功率器件的开关损耗最小化而开发的。本文提出的调制策略是通过修正正弦参考函数,从基本开关和脉宽调制(PWM)中推导出来的。为了吸收所提出的调制策略,适当地开发了VHDL算法,并在Modelsim软件中进行了仿真。该算法在Xilinx spartan3E-500 FG 320处理器上实现,仿真结果与实验结果吻合。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
FPGA implementation of a new hybrid modulation strategy for a modified dual bridge multilevel dc-link inverter topology
The paper evolves a new hybrid modulation strategy to incarnate a higher quality sinusoidal output voltage from a modified dual bridge multilevel dc-link inverter (DBMLDCLI) topology. The scheme is developed to minimize the switching loss in power devices. The proposed modulation strategy is derived from the fundamental switching and pulse width modulation (PWM) through modified sinusoidal reference function. The VHDL algorithm is suitably developed to imbibe the proposed modulation strategy and simulated in Modelsim software. The proposed algorithm is implemented in Xilinx spartan3E-500 FG 320 processor and the simulation results accorded with the experimental results.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信