高速数据总线设计验证

R. Stevens
{"title":"高速数据总线设计验证","authors":"R. Stevens","doi":"10.1109/NAECON.1991.165746","DOIUrl":null,"url":null,"abstract":"The SAE Linear Implementation Task Group has developed the SAE Linear Token Passing Multiplex Data Bus Standard (AS4074.1). A validation plan which will define the test requirements for determining that an implementation of the standard meets the requirements of SAE AS4074.1 is discussed. Once completed, the test requirements contained in this plan will be executed on bus interface units (BIUs) for validation purposes. The author describes the use of a validation model that incorporates many of the capabilities of the validation test plan. This model can also be thought of as a VHDL (VHSIC Hardware Description Language) behavioral representation of the SAE Linear Token Passing Multiplex Data Bus Standard. It is tightly coupled to the standard and provides a model that can be used during the BIU development to validate the design.<<ETX>>","PeriodicalId":247766,"journal":{"name":"Proceedings of the IEEE 1991 National Aerospace and Electronics Conference NAECON 1991","volume":"39 4 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1991-05-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"High speed data bus design validation\",\"authors\":\"R. Stevens\",\"doi\":\"10.1109/NAECON.1991.165746\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The SAE Linear Implementation Task Group has developed the SAE Linear Token Passing Multiplex Data Bus Standard (AS4074.1). A validation plan which will define the test requirements for determining that an implementation of the standard meets the requirements of SAE AS4074.1 is discussed. Once completed, the test requirements contained in this plan will be executed on bus interface units (BIUs) for validation purposes. The author describes the use of a validation model that incorporates many of the capabilities of the validation test plan. This model can also be thought of as a VHDL (VHSIC Hardware Description Language) behavioral representation of the SAE Linear Token Passing Multiplex Data Bus Standard. It is tightly coupled to the standard and provides a model that can be used during the BIU development to validate the design.<<ETX>>\",\"PeriodicalId\":247766,\"journal\":{\"name\":\"Proceedings of the IEEE 1991 National Aerospace and Electronics Conference NAECON 1991\",\"volume\":\"39 4 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1991-05-20\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the IEEE 1991 National Aerospace and Electronics Conference NAECON 1991\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/NAECON.1991.165746\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the IEEE 1991 National Aerospace and Electronics Conference NAECON 1991","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NAECON.1991.165746","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

SAE线性实现任务组开发了SAE线性令牌传递多路数据总线标准(AS4074.1)。讨论了一个验证计划,该计划将定义测试要求,以确定标准的实施是否符合SAE AS4074.1的要求。一旦完成,该计划中包含的测试需求将在总线接口单元(biu)上执行,以进行验证。作者描述了验证模型的使用,该模型包含了验证测试计划的许多功能。该模型也可以被认为是SAE线性令牌传递多路数据总线标准的VHDL (VHSIC硬件描述语言)行为表示。它与标准紧密耦合,并提供了一个可在BIU开发期间用于验证设计的模型。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
High speed data bus design validation
The SAE Linear Implementation Task Group has developed the SAE Linear Token Passing Multiplex Data Bus Standard (AS4074.1). A validation plan which will define the test requirements for determining that an implementation of the standard meets the requirements of SAE AS4074.1 is discussed. Once completed, the test requirements contained in this plan will be executed on bus interface units (BIUs) for validation purposes. The author describes the use of a validation model that incorporates many of the capabilities of the validation test plan. This model can also be thought of as a VHDL (VHSIC Hardware Description Language) behavioral representation of the SAE Linear Token Passing Multiplex Data Bus Standard. It is tightly coupled to the standard and provides a model that can be used during the BIU development to validate the design.<>
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信