新改进的2.5 GHz输入信号高速低功耗双尾比较器设计

Saurabh, A. Malik, P. Srivastava
{"title":"新改进的2.5 GHz输入信号高速低功耗双尾比较器设计","authors":"Saurabh, A. Malik, P. Srivastava","doi":"10.1109/TECHSYM.2014.6808047","DOIUrl":null,"url":null,"abstract":"Modern communication and signal processing is dependent on the high speed and low power consumption of the Analog-to-Digital converters (ADC) to a very large extent. Comparator is the basic building block of the ADCs which compares the two set of variables and change the input analog signal in digital. In this paper a new design of double tail comparator is proposed for high frequency of data conversion and is compared with the best available recently proposed double tail comparator design in term of area on chip power utilization, delay consideration and PDP. For a frequency higher than 350 MHz the power consumption is less for the proposed double tail comparator design, which keeps on getting better with every rising frequency. The maximum frequency of operation is also increased from 1.7 GHz to 2.5 GHz along with lesser delay which is significant considering the need of high speed devices. Apart from the proposed DT comparator shows an improvement of 23.57% in terms of area than the previous best design.","PeriodicalId":265072,"journal":{"name":"Proceedings of the 2014 IEEE Students' Technology Symposium","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2014-02-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"10","resultStr":"{\"title\":\"New improved high speed low power double tail comparator design for 2.5 GHz input signal\",\"authors\":\"Saurabh, A. Malik, P. Srivastava\",\"doi\":\"10.1109/TECHSYM.2014.6808047\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Modern communication and signal processing is dependent on the high speed and low power consumption of the Analog-to-Digital converters (ADC) to a very large extent. Comparator is the basic building block of the ADCs which compares the two set of variables and change the input analog signal in digital. In this paper a new design of double tail comparator is proposed for high frequency of data conversion and is compared with the best available recently proposed double tail comparator design in term of area on chip power utilization, delay consideration and PDP. For a frequency higher than 350 MHz the power consumption is less for the proposed double tail comparator design, which keeps on getting better with every rising frequency. The maximum frequency of operation is also increased from 1.7 GHz to 2.5 GHz along with lesser delay which is significant considering the need of high speed devices. Apart from the proposed DT comparator shows an improvement of 23.57% in terms of area than the previous best design.\",\"PeriodicalId\":265072,\"journal\":{\"name\":\"Proceedings of the 2014 IEEE Students' Technology Symposium\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-02-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"10\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the 2014 IEEE Students' Technology Symposium\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/TECHSYM.2014.6808047\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 2014 IEEE Students' Technology Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TECHSYM.2014.6808047","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 10

摘要

现代通信和信号处理在很大程度上依赖于模数转换器(ADC)的高速度和低功耗。比较器是adc的基本组成部分,用于比较两组变量并将输入的模拟信号转换为数字信号。本文提出了一种用于高频数据转换的双尾比较器的新设计,并从片上功率利用率、延迟考虑和PDP等方面与现有的最佳双尾比较器设计进行了比较。对于高于350 MHz的频率,所提出的双尾比较器设计功耗更小,并且随着频率的上升而不断提高。最大工作频率也从1.7 GHz增加到2.5 GHz,同时具有较小的延迟,考虑到高速设备的需求,这一点非常重要。此外,所提出的DT比较器在面积方面比以前的最佳设计提高了23.57%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
New improved high speed low power double tail comparator design for 2.5 GHz input signal
Modern communication and signal processing is dependent on the high speed and low power consumption of the Analog-to-Digital converters (ADC) to a very large extent. Comparator is the basic building block of the ADCs which compares the two set of variables and change the input analog signal in digital. In this paper a new design of double tail comparator is proposed for high frequency of data conversion and is compared with the best available recently proposed double tail comparator design in term of area on chip power utilization, delay consideration and PDP. For a frequency higher than 350 MHz the power consumption is less for the proposed double tail comparator design, which keeps on getting better with every rising frequency. The maximum frequency of operation is also increased from 1.7 GHz to 2.5 GHz along with lesser delay which is significant considering the need of high speed devices. Apart from the proposed DT comparator shows an improvement of 23.57% in terms of area than the previous best design.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信