{"title":"IP转换计划生成可伸缩的功能验证抵押品,以实现智能可重用性,并减少签字的工作量","authors":"Surajit Bhattacherjee, D. Pal","doi":"10.1109/ICNC57223.2023.10074542","DOIUrl":null,"url":null,"abstract":"With increasing complexity and focused efforts to achieve feature and functionality loaded digital design, there has been developing a keen interest to invest time on scope and quality of verification since a decade or more. From functional to static evaluation checks, from driving architecturally defined inputs to fuzzy logic through ports, from black-boxed DUT to white-boxed assertion analysis – what not! The dynamics of functional validation have increased to a great extent. The more complex is the design, the more is its functional verification collateral connectivity. It is evident that there are iterative processes during the IP-SoC development cycle as these involve intense human efforts to code and verify the changes. The standard UVM components and objects – sequencer, driver, monitor, scoreboard, transaction item, instantiation and connection for BFMs, additionally, several cross-module references, sequences, checkers, assertions, testcases and regression management, functional coverage and exclusions etc. are required to be replicated for any change in the design configuration of a IP in SoC. The proposed methodology attempts to strategically reduce IP’s verification environment bring up time in the execution cycle and aims at reduced effort towards verification sign-off. It also proposes an ML (Machine Learning) plug-in to extract a standard template out of already available verification collaterals.","PeriodicalId":174051,"journal":{"name":"2023 International Conference on Computing, Networking and Communications (ICNC)","volume":"47 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-02-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"IP Transformation Initiatives to Generate Scalable Functional Verification Collaterals for Smart Reusability and Reduced Effort for Sign-off\",\"authors\":\"Surajit Bhattacherjee, D. Pal\",\"doi\":\"10.1109/ICNC57223.2023.10074542\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"With increasing complexity and focused efforts to achieve feature and functionality loaded digital design, there has been developing a keen interest to invest time on scope and quality of verification since a decade or more. From functional to static evaluation checks, from driving architecturally defined inputs to fuzzy logic through ports, from black-boxed DUT to white-boxed assertion analysis – what not! The dynamics of functional validation have increased to a great extent. The more complex is the design, the more is its functional verification collateral connectivity. It is evident that there are iterative processes during the IP-SoC development cycle as these involve intense human efforts to code and verify the changes. The standard UVM components and objects – sequencer, driver, monitor, scoreboard, transaction item, instantiation and connection for BFMs, additionally, several cross-module references, sequences, checkers, assertions, testcases and regression management, functional coverage and exclusions etc. are required to be replicated for any change in the design configuration of a IP in SoC. The proposed methodology attempts to strategically reduce IP’s verification environment bring up time in the execution cycle and aims at reduced effort towards verification sign-off. It also proposes an ML (Machine Learning) plug-in to extract a standard template out of already available verification collaterals.\",\"PeriodicalId\":174051,\"journal\":{\"name\":\"2023 International Conference on Computing, Networking and Communications (ICNC)\",\"volume\":\"47 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2023-02-20\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2023 International Conference on Computing, Networking and Communications (ICNC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICNC57223.2023.10074542\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2023 International Conference on Computing, Networking and Communications (ICNC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICNC57223.2023.10074542","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
IP Transformation Initiatives to Generate Scalable Functional Verification Collaterals for Smart Reusability and Reduced Effort for Sign-off
With increasing complexity and focused efforts to achieve feature and functionality loaded digital design, there has been developing a keen interest to invest time on scope and quality of verification since a decade or more. From functional to static evaluation checks, from driving architecturally defined inputs to fuzzy logic through ports, from black-boxed DUT to white-boxed assertion analysis – what not! The dynamics of functional validation have increased to a great extent. The more complex is the design, the more is its functional verification collateral connectivity. It is evident that there are iterative processes during the IP-SoC development cycle as these involve intense human efforts to code and verify the changes. The standard UVM components and objects – sequencer, driver, monitor, scoreboard, transaction item, instantiation and connection for BFMs, additionally, several cross-module references, sequences, checkers, assertions, testcases and regression management, functional coverage and exclusions etc. are required to be replicated for any change in the design configuration of a IP in SoC. The proposed methodology attempts to strategically reduce IP’s verification environment bring up time in the execution cycle and aims at reduced effort towards verification sign-off. It also proposes an ML (Machine Learning) plug-in to extract a standard template out of already available verification collaterals.