IP转换计划生成可伸缩的功能验证抵押品,以实现智能可重用性,并减少签字的工作量

Surajit Bhattacherjee, D. Pal
{"title":"IP转换计划生成可伸缩的功能验证抵押品,以实现智能可重用性,并减少签字的工作量","authors":"Surajit Bhattacherjee, D. Pal","doi":"10.1109/ICNC57223.2023.10074542","DOIUrl":null,"url":null,"abstract":"With increasing complexity and focused efforts to achieve feature and functionality loaded digital design, there has been developing a keen interest to invest time on scope and quality of verification since a decade or more. From functional to static evaluation checks, from driving architecturally defined inputs to fuzzy logic through ports, from black-boxed DUT to white-boxed assertion analysis – what not! The dynamics of functional validation have increased to a great extent. The more complex is the design, the more is its functional verification collateral connectivity. It is evident that there are iterative processes during the IP-SoC development cycle as these involve intense human efforts to code and verify the changes. The standard UVM components and objects – sequencer, driver, monitor, scoreboard, transaction item, instantiation and connection for BFMs, additionally, several cross-module references, sequences, checkers, assertions, testcases and regression management, functional coverage and exclusions etc. are required to be replicated for any change in the design configuration of a IP in SoC. The proposed methodology attempts to strategically reduce IP’s verification environment bring up time in the execution cycle and aims at reduced effort towards verification sign-off. It also proposes an ML (Machine Learning) plug-in to extract a standard template out of already available verification collaterals.","PeriodicalId":174051,"journal":{"name":"2023 International Conference on Computing, Networking and Communications (ICNC)","volume":"47 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-02-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"IP Transformation Initiatives to Generate Scalable Functional Verification Collaterals for Smart Reusability and Reduced Effort for Sign-off\",\"authors\":\"Surajit Bhattacherjee, D. Pal\",\"doi\":\"10.1109/ICNC57223.2023.10074542\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"With increasing complexity and focused efforts to achieve feature and functionality loaded digital design, there has been developing a keen interest to invest time on scope and quality of verification since a decade or more. From functional to static evaluation checks, from driving architecturally defined inputs to fuzzy logic through ports, from black-boxed DUT to white-boxed assertion analysis – what not! The dynamics of functional validation have increased to a great extent. The more complex is the design, the more is its functional verification collateral connectivity. It is evident that there are iterative processes during the IP-SoC development cycle as these involve intense human efforts to code and verify the changes. The standard UVM components and objects – sequencer, driver, monitor, scoreboard, transaction item, instantiation and connection for BFMs, additionally, several cross-module references, sequences, checkers, assertions, testcases and regression management, functional coverage and exclusions etc. are required to be replicated for any change in the design configuration of a IP in SoC. The proposed methodology attempts to strategically reduce IP’s verification environment bring up time in the execution cycle and aims at reduced effort towards verification sign-off. It also proposes an ML (Machine Learning) plug-in to extract a standard template out of already available verification collaterals.\",\"PeriodicalId\":174051,\"journal\":{\"name\":\"2023 International Conference on Computing, Networking and Communications (ICNC)\",\"volume\":\"47 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2023-02-20\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2023 International Conference on Computing, Networking and Communications (ICNC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICNC57223.2023.10074542\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2023 International Conference on Computing, Networking and Communications (ICNC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICNC57223.2023.10074542","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

随着复杂性的增加和实现特性和功能负载的数字设计的集中努力,在十多年来,人们对在验证的范围和质量上投入时间产生了浓厚的兴趣。从功能性评估检查到静态评估检查,从驱动架构定义的输入到通过端口的模糊逻辑,从黑盒DUT到白盒断言分析——什么都不是!功能验证的动态已经在很大程度上增加了。设计越复杂,其功能验证附带的连接性就越多。很明显,在IP-SoC开发周期中存在迭代过程,因为这些过程涉及大量的人力来编码和验证更改。标准的UVM组件和对象-序列器,驱动程序,监视器,计分板,事务项,实例化和bfm的连接,此外,几个跨模块引用,序列,检查器,断言,测试用例和回归管理,功能覆盖和排除等都需要在SoC中IP设计配置的任何更改中进行复制。所建议的方法试图战略性地减少IP验证环境在执行周期中的启动时间,并旨在减少验证签署的工作量。它还提出了一个ML(机器学习)插件,用于从已经可用的验证抵押品中提取标准模板。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
IP Transformation Initiatives to Generate Scalable Functional Verification Collaterals for Smart Reusability and Reduced Effort for Sign-off
With increasing complexity and focused efforts to achieve feature and functionality loaded digital design, there has been developing a keen interest to invest time on scope and quality of verification since a decade or more. From functional to static evaluation checks, from driving architecturally defined inputs to fuzzy logic through ports, from black-boxed DUT to white-boxed assertion analysis – what not! The dynamics of functional validation have increased to a great extent. The more complex is the design, the more is its functional verification collateral connectivity. It is evident that there are iterative processes during the IP-SoC development cycle as these involve intense human efforts to code and verify the changes. The standard UVM components and objects – sequencer, driver, monitor, scoreboard, transaction item, instantiation and connection for BFMs, additionally, several cross-module references, sequences, checkers, assertions, testcases and regression management, functional coverage and exclusions etc. are required to be replicated for any change in the design configuration of a IP in SoC. The proposed methodology attempts to strategically reduce IP’s verification environment bring up time in the execution cycle and aims at reduced effort towards verification sign-off. It also proposes an ML (Machine Learning) plug-in to extract a standard template out of already available verification collaterals.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信