采用连续可调单输入双路LC压控振荡器的均匀带宽锁相环,适用于5Gb/s PCI express Gen2应用

W. Rhee, H. Ainspan, D. Friedman, T. Rasmus, S. Garvin, C. Cranford
{"title":"采用连续可调单输入双路LC压控振荡器的均匀带宽锁相环,适用于5Gb/s PCI express Gen2应用","authors":"W. Rhee, H. Ainspan, D. Friedman, T. Rasmus, S. Garvin, C. Cranford","doi":"10.1109/ASSCC.2007.4425732","DOIUrl":null,"url":null,"abstract":"A 4.75 to 6.1 GHz PLL with uniform bandwidth control is implemented in 90 nm CMOS. Utilizing a continuously tunable single-input dual-path LC VCO and a constant-gain phase detector, the proposed architecture is well suited to implementing PLLs that must be compliant with standards that specify minimum and maximum allowable PLL bandwidths such as PCI Express Gcn2 or FB-DIMM applications. This work also addresses noise and coupling aspects in dual-path VCO design. The measurement results show that the PLL bandwidth and random jitter (R.I) variations are well regulated and that the use of a differentially controlled dual-path VCO is important for deterministic jitter (DJ) performance.","PeriodicalId":186095,"journal":{"name":"2007 IEEE Asian Solid-State Circuits Conference","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"17","resultStr":"{\"title\":\"A uniform bandwidth PLL using a continuously tunable single-input dual-path LC VCO for 5Gb/s PCI express Gen2 application\",\"authors\":\"W. Rhee, H. Ainspan, D. Friedman, T. Rasmus, S. Garvin, C. Cranford\",\"doi\":\"10.1109/ASSCC.2007.4425732\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A 4.75 to 6.1 GHz PLL with uniform bandwidth control is implemented in 90 nm CMOS. Utilizing a continuously tunable single-input dual-path LC VCO and a constant-gain phase detector, the proposed architecture is well suited to implementing PLLs that must be compliant with standards that specify minimum and maximum allowable PLL bandwidths such as PCI Express Gcn2 or FB-DIMM applications. This work also addresses noise and coupling aspects in dual-path VCO design. The measurement results show that the PLL bandwidth and random jitter (R.I) variations are well regulated and that the use of a differentially controlled dual-path VCO is important for deterministic jitter (DJ) performance.\",\"PeriodicalId\":186095,\"journal\":{\"name\":\"2007 IEEE Asian Solid-State Circuits Conference\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2007-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"17\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2007 IEEE Asian Solid-State Circuits Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ASSCC.2007.4425732\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 IEEE Asian Solid-State Circuits Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASSCC.2007.4425732","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 17

摘要

采用90nm CMOS实现了4.75 ~ 6.1 GHz的均匀带宽控制锁相环。利用连续可调谐的单输入双路LC压控振荡器和恒增益相位检测器,所提出的架构非常适合实现必须符合规定最小和最大允许锁相环带宽标准的锁相环,例如PCI Express Gcn2或lb - dimm应用。这项工作还解决了双路VCO设计中的噪声和耦合问题。测量结果表明,锁相环带宽和随机抖动(R.I)变化得到了很好的调节,差分控制双路VCO的使用对确定性抖动(DJ)性能很重要。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A uniform bandwidth PLL using a continuously tunable single-input dual-path LC VCO for 5Gb/s PCI express Gen2 application
A 4.75 to 6.1 GHz PLL with uniform bandwidth control is implemented in 90 nm CMOS. Utilizing a continuously tunable single-input dual-path LC VCO and a constant-gain phase detector, the proposed architecture is well suited to implementing PLLs that must be compliant with standards that specify minimum and maximum allowable PLL bandwidths such as PCI Express Gcn2 or FB-DIMM applications. This work also addresses noise and coupling aspects in dual-path VCO design. The measurement results show that the PLL bandwidth and random jitter (R.I) variations are well regulated and that the use of a differentially controlled dual-path VCO is important for deterministic jitter (DJ) performance.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信