{"title":"各种漏电对无线传感器网络超低功率基准电压的误差贡献分析","authors":"M. D. Alea, J. Hizon, L. Alarcón","doi":"10.1109/TENCONSPRING.2016.7519421","DOIUrl":null,"url":null,"abstract":"The push to make crucial circuits like voltage references to work in ultra-low bias currents magnify previously ignored leakages incurred by further process scaling. These leakage currents, mostly temperature-dependent and already comparable to the bias currents, will add significant error to the output voltage of such voltage references degrading its temperature coefficient (TC). In this paper, the effects of various parasitic leakages due to triple well parasitic diodes, internal and external gate leakages to the behavior of the output voltage is simulated and modeled. Consequently, the minimum bias current for a target error voltage in the 2-transistor voltage reference topology is defined in the presence of various leakage mechanisms, highlighting the difficulty in further reduction of power while achieving a desired error in modern processes.","PeriodicalId":166275,"journal":{"name":"2016 IEEE Region 10 Symposium (TENSYMP)","volume":"14 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-05-09","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Analysis on the error contribution of various leakages to an ultra-low power voltage reference for WSNs\",\"authors\":\"M. D. Alea, J. Hizon, L. Alarcón\",\"doi\":\"10.1109/TENCONSPRING.2016.7519421\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The push to make crucial circuits like voltage references to work in ultra-low bias currents magnify previously ignored leakages incurred by further process scaling. These leakage currents, mostly temperature-dependent and already comparable to the bias currents, will add significant error to the output voltage of such voltage references degrading its temperature coefficient (TC). In this paper, the effects of various parasitic leakages due to triple well parasitic diodes, internal and external gate leakages to the behavior of the output voltage is simulated and modeled. Consequently, the minimum bias current for a target error voltage in the 2-transistor voltage reference topology is defined in the presence of various leakage mechanisms, highlighting the difficulty in further reduction of power while achieving a desired error in modern processes.\",\"PeriodicalId\":166275,\"journal\":{\"name\":\"2016 IEEE Region 10 Symposium (TENSYMP)\",\"volume\":\"14 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2016-05-09\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 IEEE Region 10 Symposium (TENSYMP)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/TENCONSPRING.2016.7519421\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE Region 10 Symposium (TENSYMP)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TENCONSPRING.2016.7519421","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Analysis on the error contribution of various leakages to an ultra-low power voltage reference for WSNs
The push to make crucial circuits like voltage references to work in ultra-low bias currents magnify previously ignored leakages incurred by further process scaling. These leakage currents, mostly temperature-dependent and already comparable to the bias currents, will add significant error to the output voltage of such voltage references degrading its temperature coefficient (TC). In this paper, the effects of various parasitic leakages due to triple well parasitic diodes, internal and external gate leakages to the behavior of the output voltage is simulated and modeled. Consequently, the minimum bias current for a target error voltage in the 2-transistor voltage reference topology is defined in the presence of various leakage mechanisms, highlighting the difficulty in further reduction of power while achieving a desired error in modern processes.