数字电路中触发器的亚稳性能分析

Manisha Thakur, B. B. Soni, Puran Gaur, Prashant Yadav
{"title":"数字电路中触发器的亚稳性能分析","authors":"Manisha Thakur, B. B. Soni, Puran Gaur, Prashant Yadav","doi":"10.1109/CNT.2014.7062767","DOIUrl":null,"url":null,"abstract":"Metastability events are common in digital circuits, and synchronizers are necessary to protect us from their deadly effects. Originally synchronizers were necessary when playing an asynchronous input (that is, one synchronized with the clock input so that could change exactly when the sample). Everything changes can easily be metastable. Switch its data input at the same time that the sampling edge of the clock and you get Metastability. The two signals relative duration of each cycle varies a little, and eventually leading to the metastability, close enough to each other switches. This combination of metastability with normal display devices, occur frequently. Recent semiconducting metal oxide progress (CMOS) additionally leads to unprecedented levels of integration in digital logic systems. Due to the propagation delay of the path and timing clock hold time configuration errors failure occurs in digital circuits. Depending on the application, errors are described by number of deferent terms, including “synchronization failure error” and “Metastability error”. The underlying mechanism for all of these problems is the same, and these terms “Metastability error” is the largest, because it describes the failure of the element in the circuit and not to the application. The reference signal may be either a reference voltage on the base, for example a bias voltage or a reference based on the time, as a clock signal.","PeriodicalId":347883,"journal":{"name":"2014 International Conference on Communication and Network Technologies","volume":"46 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Analysis of metastability performance in digital circuits on flip-flop\",\"authors\":\"Manisha Thakur, B. B. Soni, Puran Gaur, Prashant Yadav\",\"doi\":\"10.1109/CNT.2014.7062767\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Metastability events are common in digital circuits, and synchronizers are necessary to protect us from their deadly effects. Originally synchronizers were necessary when playing an asynchronous input (that is, one synchronized with the clock input so that could change exactly when the sample). Everything changes can easily be metastable. Switch its data input at the same time that the sampling edge of the clock and you get Metastability. The two signals relative duration of each cycle varies a little, and eventually leading to the metastability, close enough to each other switches. This combination of metastability with normal display devices, occur frequently. Recent semiconducting metal oxide progress (CMOS) additionally leads to unprecedented levels of integration in digital logic systems. Due to the propagation delay of the path and timing clock hold time configuration errors failure occurs in digital circuits. Depending on the application, errors are described by number of deferent terms, including “synchronization failure error” and “Metastability error”. The underlying mechanism for all of these problems is the same, and these terms “Metastability error” is the largest, because it describes the failure of the element in the circuit and not to the application. The reference signal may be either a reference voltage on the base, for example a bias voltage or a reference based on the time, as a clock signal.\",\"PeriodicalId\":347883,\"journal\":{\"name\":\"2014 International Conference on Communication and Network Technologies\",\"volume\":\"46 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2014 International Conference on Communication and Network Technologies\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CNT.2014.7062767\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 International Conference on Communication and Network Technologies","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CNT.2014.7062767","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

摘要

亚稳态事件在数字电路中很常见,同步器是保护我们免受其致命影响所必需的。最初,同步器在播放异步输入时是必需的(也就是说,同步器与时钟输入同步,以便在采样时精确更改)。一切变化都很容易成为亚稳态。在时钟的采样边缘同时切换它的数据输入就得到了亚稳态。两个信号的相对持续时间每个周期变化一点点,最终导致亚稳态,彼此足够接近开关。这种亚稳态与普通显示设备的结合,经常发生。最近半导体金属氧化物(CMOS)的进展也导致了数字逻辑系统中前所未有的集成度。在数字电路中,由于路径的传播延迟和定时时钟保持时间导致配置错误失效。根据应用程序的不同,错误由许多不同的术语来描述,包括“同步失败错误”和“亚稳态错误”。所有这些问题的潜在机制是相同的,这些术语“亚稳态误差”是最大的,因为它描述的是电路中元件的故障,而不是应用程序的故障。参考信号可以是基极上的参考电压,例如偏置电压,也可以是基于时间的参考电压,作为时钟信号。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Analysis of metastability performance in digital circuits on flip-flop
Metastability events are common in digital circuits, and synchronizers are necessary to protect us from their deadly effects. Originally synchronizers were necessary when playing an asynchronous input (that is, one synchronized with the clock input so that could change exactly when the sample). Everything changes can easily be metastable. Switch its data input at the same time that the sampling edge of the clock and you get Metastability. The two signals relative duration of each cycle varies a little, and eventually leading to the metastability, close enough to each other switches. This combination of metastability with normal display devices, occur frequently. Recent semiconducting metal oxide progress (CMOS) additionally leads to unprecedented levels of integration in digital logic systems. Due to the propagation delay of the path and timing clock hold time configuration errors failure occurs in digital circuits. Depending on the application, errors are described by number of deferent terms, including “synchronization failure error” and “Metastability error”. The underlying mechanism for all of these problems is the same, and these terms “Metastability error” is the largest, because it describes the failure of the element in the circuit and not to the application. The reference signal may be either a reference voltage on the base, for example a bias voltage or a reference based on the time, as a clock signal.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信