通过输入向量排序最小化阵列乘法器功耗的技术

N. Vasanthal, M. Satyam, K. Subba Rao
{"title":"通过输入向量排序最小化阵列乘法器功耗的技术","authors":"N. Vasanthal, M. Satyam, K. Subba Rao","doi":"10.1109/ICSCN.2007.350723","DOIUrl":null,"url":null,"abstract":"It is known that, excessive power dissipation can cause over heating, which reduces the life time of the chip and degrades the circuit performance. Local hot spots occur due to large instantaneous power dissipation. We propose a methodology based on reordering the input vectors to reduce the power dissipated in combinational circuits. Experimental results indicate that the proposed technique achieves reduction in average power, reduction in peak power and reduction in difference between maximum and minimum instantaneous power. In this paper, the results obtained by applying this technique to a specific circuit, an array multiplier are reported. As array multipliers are extensively used in digital signal processing (DSP) applications, we feel that this technique will have far-reaching implications in the design of low power processors","PeriodicalId":257948,"journal":{"name":"2007 International Conference on Signal Processing, Communications and Networking","volume":"39 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-11-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Technique for Minimizing Power Consumption in Array Multipliers through Input Vector Ordering\",\"authors\":\"N. Vasanthal, M. Satyam, K. Subba Rao\",\"doi\":\"10.1109/ICSCN.2007.350723\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"It is known that, excessive power dissipation can cause over heating, which reduces the life time of the chip and degrades the circuit performance. Local hot spots occur due to large instantaneous power dissipation. We propose a methodology based on reordering the input vectors to reduce the power dissipated in combinational circuits. Experimental results indicate that the proposed technique achieves reduction in average power, reduction in peak power and reduction in difference between maximum and minimum instantaneous power. In this paper, the results obtained by applying this technique to a specific circuit, an array multiplier are reported. As array multipliers are extensively used in digital signal processing (DSP) applications, we feel that this technique will have far-reaching implications in the design of low power processors\",\"PeriodicalId\":257948,\"journal\":{\"name\":\"2007 International Conference on Signal Processing, Communications and Networking\",\"volume\":\"39 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2007-11-05\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2007 International Conference on Signal Processing, Communications and Networking\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICSCN.2007.350723\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 International Conference on Signal Processing, Communications and Networking","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICSCN.2007.350723","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

众所周知,过多的功耗会导致过热,从而降低芯片的使用寿命,降低电路的性能。瞬时功耗大,会产生局部热点。我们提出了一种基于输入向量重新排序的方法来降低组合电路中的功耗。实验结果表明,该方法可以降低平均功率,降低峰值功率,减小最大最小瞬时功率差。本文报道了将该技术应用于特定电路阵列乘法器的结果。由于阵列乘法器广泛应用于数字信号处理(DSP)应用,我们认为该技术将对低功耗处理器的设计产生深远的影响
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Technique for Minimizing Power Consumption in Array Multipliers through Input Vector Ordering
It is known that, excessive power dissipation can cause over heating, which reduces the life time of the chip and degrades the circuit performance. Local hot spots occur due to large instantaneous power dissipation. We propose a methodology based on reordering the input vectors to reduce the power dissipated in combinational circuits. Experimental results indicate that the proposed technique achieves reduction in average power, reduction in peak power and reduction in difference between maximum and minimum instantaneous power. In this paper, the results obtained by applying this technique to a specific circuit, an array multiplier are reported. As array multipliers are extensively used in digital signal processing (DSP) applications, we feel that this technique will have far-reaching implications in the design of low power processors
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信