基于OpenCL的软件无线电GNSS接收机的设计与实现

Janos Buttgereit, T. Schwarte, G. Kappen
{"title":"基于OpenCL的软件无线电GNSS接收机的设计与实现","authors":"Janos Buttgereit, T. Schwarte, G. Kappen","doi":"10.1109/PLANS46316.2020.9110191","DOIUrl":null,"url":null,"abstract":"During the design and implementation of digital circuits for various applications, mapping of algorithms to different hardware components is a central task to achieve best in class performance (e.g., low power consumption per position fix, position accuracy and position deviation for satellite navigation receivers). During the last decade software defined radio receivers (SDRs) and Field Programmable Gate Array (FPGA) based receivers gain more and more importance during the prototyping phase and for receivers with an expected low volume production. These receivers are also of special interest during the introduction of new signals and frequency bands. FPGA based receivers allow a flexible design and the implementation of highly parallel digital logic and software based processing at the same time. The fundamental drawback of FPGA based GNSS receiver solutions is the high design complexity and the enlarged design space. In this context the design space describes the number of parameters the designer has to consider, to optimize the final design for a given application. Successful navigation in this design space, requires experience in various disciplines (e.g. Radio Frequency (RF) engineering, signal processing, GNSS algorithm design). The main idea of this paper is to ease the design, simulation and cost optimization of Software Defined Radio (SDR) GNSS receivers, implemented on standard PCs, Graphical Processing Units (GPUs) and FPGAs. The idea is to describe the receiver architecture and the receiver specifications at a very high and thus understandable level. During the next step a compiler maps the different receiver signal processing blocks to the existing hardware (i.e. General Purpose Computer (GPC), FPGA or GPU). Using this approach, the most time consuming parts (i.e. design description and specification) have to be done only once and the design is based on a single code base.","PeriodicalId":273568,"journal":{"name":"2020 IEEE/ION Position, Location and Navigation Symposium (PLANS)","volume":"11 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-04-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Design and Implementation of a Software Defined Radio GNSS Receiver Based on OpenCL\",\"authors\":\"Janos Buttgereit, T. Schwarte, G. Kappen\",\"doi\":\"10.1109/PLANS46316.2020.9110191\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"During the design and implementation of digital circuits for various applications, mapping of algorithms to different hardware components is a central task to achieve best in class performance (e.g., low power consumption per position fix, position accuracy and position deviation for satellite navigation receivers). During the last decade software defined radio receivers (SDRs) and Field Programmable Gate Array (FPGA) based receivers gain more and more importance during the prototyping phase and for receivers with an expected low volume production. These receivers are also of special interest during the introduction of new signals and frequency bands. FPGA based receivers allow a flexible design and the implementation of highly parallel digital logic and software based processing at the same time. The fundamental drawback of FPGA based GNSS receiver solutions is the high design complexity and the enlarged design space. In this context the design space describes the number of parameters the designer has to consider, to optimize the final design for a given application. Successful navigation in this design space, requires experience in various disciplines (e.g. Radio Frequency (RF) engineering, signal processing, GNSS algorithm design). The main idea of this paper is to ease the design, simulation and cost optimization of Software Defined Radio (SDR) GNSS receivers, implemented on standard PCs, Graphical Processing Units (GPUs) and FPGAs. The idea is to describe the receiver architecture and the receiver specifications at a very high and thus understandable level. During the next step a compiler maps the different receiver signal processing blocks to the existing hardware (i.e. General Purpose Computer (GPC), FPGA or GPU). Using this approach, the most time consuming parts (i.e. design description and specification) have to be done only once and the design is based on a single code base.\",\"PeriodicalId\":273568,\"journal\":{\"name\":\"2020 IEEE/ION Position, Location and Navigation Symposium (PLANS)\",\"volume\":\"11 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-04-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 IEEE/ION Position, Location and Navigation Symposium (PLANS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/PLANS46316.2020.9110191\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 IEEE/ION Position, Location and Navigation Symposium (PLANS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/PLANS46316.2020.9110191","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

在各种应用的数字电路的设计和实现过程中,将算法映射到不同的硬件组件是实现最佳性能的核心任务(例如,卫星导航接收器的每个位置固定低功耗,位置精度和位置偏差)。在过去十年中,软件定义无线电接收机(sdr)和基于现场可编程门阵列(FPGA)的接收机在原型设计阶段和预期的小批量生产接收机中变得越来越重要。在引入新的信号和频带时,这些接收器也具有特殊的意义。基于FPGA的接收机允许灵活的设计,并同时实现高度并行的数字逻辑和基于软件的处理。基于FPGA的GNSS接收机方案的根本缺点是设计复杂度高,设计空间大。在这种情况下,设计空间描述了设计师必须考虑的参数数量,以优化给定应用程序的最终设计。在这个设计空间中,成功的导航需要不同学科的经验(例如射频(RF)工程、信号处理、GNSS算法设计)。本文的主要思想是简化软件定义无线电(SDR) GNSS接收机的设计、仿真和成本优化,并在标准pc机、图形处理器(gpu)和fpga上实现。其思想是在一个非常高的、可理解的层次上描述接收器架构和接收器规范。在下一步中,编译器将不同的接收器信号处理块映射到现有的硬件(即通用计算机(GPC), FPGA或GPU)。使用这种方法,最耗时的部分(即设计描述和规格说明)只需要完成一次,并且设计基于单个代码库。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Design and Implementation of a Software Defined Radio GNSS Receiver Based on OpenCL
During the design and implementation of digital circuits for various applications, mapping of algorithms to different hardware components is a central task to achieve best in class performance (e.g., low power consumption per position fix, position accuracy and position deviation for satellite navigation receivers). During the last decade software defined radio receivers (SDRs) and Field Programmable Gate Array (FPGA) based receivers gain more and more importance during the prototyping phase and for receivers with an expected low volume production. These receivers are also of special interest during the introduction of new signals and frequency bands. FPGA based receivers allow a flexible design and the implementation of highly parallel digital logic and software based processing at the same time. The fundamental drawback of FPGA based GNSS receiver solutions is the high design complexity and the enlarged design space. In this context the design space describes the number of parameters the designer has to consider, to optimize the final design for a given application. Successful navigation in this design space, requires experience in various disciplines (e.g. Radio Frequency (RF) engineering, signal processing, GNSS algorithm design). The main idea of this paper is to ease the design, simulation and cost optimization of Software Defined Radio (SDR) GNSS receivers, implemented on standard PCs, Graphical Processing Units (GPUs) and FPGAs. The idea is to describe the receiver architecture and the receiver specifications at a very high and thus understandable level. During the next step a compiler maps the different receiver signal processing blocks to the existing hardware (i.e. General Purpose Computer (GPC), FPGA or GPU). Using this approach, the most time consuming parts (i.e. design description and specification) have to be done only once and the design is based on a single code base.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信