一种集成AGC放大器、时钟恢复电路和多路复用器的InP HBT低功率接收机IC

M. Yung, J. Jensen, G. Raghavan, M. Rodwell, M. Hafizi, R. Walden, K. Elliott, M. Kardos, Y. Brown, M. Montes, H. Sun, W. Stanchina
{"title":"一种集成AGC放大器、时钟恢复电路和多路复用器的InP HBT低功率接收机IC","authors":"M. Yung, J. Jensen, G. Raghavan, M. Rodwell, M. Hafizi, R. Walden, K. Elliott, M. Kardos, Y. Brown, M. Montes, H. Sun, W. Stanchina","doi":"10.1109/GAAS.1997.628270","DOIUrl":null,"url":null,"abstract":"The authors designed and fabricated a highly integrated and very low power receiver IC for 2.5 Gb/s optical communication. It consisted of an AGC data recovery circuit and demultiplexer, and consumed only 340 mW power. The measured data have validated our design approach and have demonstrated the potential of the InP HBT technology to integrate analog and digital functions for low power and high speed applications. Achieving even lower power is feasible through device scaling. Additional functionality such as multiple data rate, frequency detection, lock indicator and data decoder can be included in future integration.","PeriodicalId":299287,"journal":{"name":"GaAs IC Symposium. IEEE Gallium Arsenide Integrated Circuit Symposium. 19th Annual Technical Digest 1997","volume":"8 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1997-10-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"An InP HBT low power receiver IC integrating AGC amplifier, clock recovery circuit and demultiplexers\",\"authors\":\"M. Yung, J. Jensen, G. Raghavan, M. Rodwell, M. Hafizi, R. Walden, K. Elliott, M. Kardos, Y. Brown, M. Montes, H. Sun, W. Stanchina\",\"doi\":\"10.1109/GAAS.1997.628270\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The authors designed and fabricated a highly integrated and very low power receiver IC for 2.5 Gb/s optical communication. It consisted of an AGC data recovery circuit and demultiplexer, and consumed only 340 mW power. The measured data have validated our design approach and have demonstrated the potential of the InP HBT technology to integrate analog and digital functions for low power and high speed applications. Achieving even lower power is feasible through device scaling. Additional functionality such as multiple data rate, frequency detection, lock indicator and data decoder can be included in future integration.\",\"PeriodicalId\":299287,\"journal\":{\"name\":\"GaAs IC Symposium. IEEE Gallium Arsenide Integrated Circuit Symposium. 19th Annual Technical Digest 1997\",\"volume\":\"8 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1997-10-12\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"GaAs IC Symposium. IEEE Gallium Arsenide Integrated Circuit Symposium. 19th Annual Technical Digest 1997\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/GAAS.1997.628270\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"GaAs IC Symposium. IEEE Gallium Arsenide Integrated Circuit Symposium. 19th Annual Technical Digest 1997","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/GAAS.1997.628270","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

摘要

设计制作了一种高集成度、超低功耗的2.5 Gb/s光通信接收机IC。它由AGC数据恢复电路和解复用器组成,功耗仅为340 mW。测量数据验证了我们的设计方法,并展示了InP HBT技术在低功耗和高速应用中集成模拟和数字功能的潜力。通过器件缩放实现更低的功耗是可行的。其他功能,如多数据速率,频率检测,锁定指示器和数据解码器可以包括在未来的集成。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
An InP HBT low power receiver IC integrating AGC amplifier, clock recovery circuit and demultiplexers
The authors designed and fabricated a highly integrated and very low power receiver IC for 2.5 Gb/s optical communication. It consisted of an AGC data recovery circuit and demultiplexer, and consumed only 340 mW power. The measured data have validated our design approach and have demonstrated the potential of the InP HBT technology to integrate analog and digital functions for low power and high speed applications. Achieving even lower power is feasible through device scaling. Additional functionality such as multiple data rate, frequency detection, lock indicator and data decoder can be included in future integration.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信