高效内建自我修复多个公羊

V. Rao, M. Rani
{"title":"高效内建自我修复多个公羊","authors":"V. Rao, M. Rani","doi":"10.1109/I2CT57861.2023.10126119","DOIUrl":null,"url":null,"abstract":"With increase in memory dimensions and complexity, the VLSI manufacturing units are working on improving the features of memory dice for bigger capacities. Fault tolerant techniques are employed to take care of increased faults as the probability faults are increasing with increase in memory size. This is achieved by incorporating built-in redundancy analysis (BIRA) into the chip. For multiple memories of SoC, simple spare structure with local spares and columns is inadequate as optimum repair rate and area overhead are not obtained. So the proposed work global spares are incorporated in addition to local spares to enhance the yield and reduce hardware overhead. The proposed algorithm searches these various spares efficiently resulting in less hardware overhead with quick analysis.","PeriodicalId":150346,"journal":{"name":"2023 IEEE 8th International Conference for Convergence in Technology (I2CT)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2023-04-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Efficient Built in Self Repair for Multiple RAMs\",\"authors\":\"V. Rao, M. Rani\",\"doi\":\"10.1109/I2CT57861.2023.10126119\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"With increase in memory dimensions and complexity, the VLSI manufacturing units are working on improving the features of memory dice for bigger capacities. Fault tolerant techniques are employed to take care of increased faults as the probability faults are increasing with increase in memory size. This is achieved by incorporating built-in redundancy analysis (BIRA) into the chip. For multiple memories of SoC, simple spare structure with local spares and columns is inadequate as optimum repair rate and area overhead are not obtained. So the proposed work global spares are incorporated in addition to local spares to enhance the yield and reduce hardware overhead. The proposed algorithm searches these various spares efficiently resulting in less hardware overhead with quick analysis.\",\"PeriodicalId\":150346,\"journal\":{\"name\":\"2023 IEEE 8th International Conference for Convergence in Technology (I2CT)\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2023-04-07\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2023 IEEE 8th International Conference for Convergence in Technology (I2CT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/I2CT57861.2023.10126119\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2023 IEEE 8th International Conference for Convergence in Technology (I2CT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/I2CT57861.2023.10126119","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

随着存储器尺寸和复杂性的增加,VLSI制造单位正在努力改进存储器骰子的特性,以获得更大的容量。随着内存大小的增加,故障的概率也在增加,因此采用容错技术来处理故障的增加。这是通过将内置冗余分析(BIRA)集成到芯片中来实现的。对于SoC的多存储器,由于无法获得最佳的修复率和面积开销,采用局部备件和列的简单备用结构是不够的。因此,除了局部备件外,还结合了工作全局备件,以提高产量并减少硬件开销。该算法有效地搜索这些不同的备件,减少了硬件开销,分析速度快。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Efficient Built in Self Repair for Multiple RAMs
With increase in memory dimensions and complexity, the VLSI manufacturing units are working on improving the features of memory dice for bigger capacities. Fault tolerant techniques are employed to take care of increased faults as the probability faults are increasing with increase in memory size. This is achieved by incorporating built-in redundancy analysis (BIRA) into the chip. For multiple memories of SoC, simple spare structure with local spares and columns is inadequate as optimum repair rate and area overhead are not obtained. So the proposed work global spares are incorporated in addition to local spares to enhance the yield and reduce hardware overhead. The proposed algorithm searches these various spares efficiently resulting in less hardware overhead with quick analysis.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信