针对物联网应用的功率分析攻击的高能效绝热逻辑

Sravanthi Parepalli, Ramesh Kumar Aytha, Sagar Reddy Vumanthala
{"title":"针对物联网应用的功率分析攻击的高能效绝热逻辑","authors":"Sravanthi Parepalli, Ramesh Kumar Aytha, Sagar Reddy Vumanthala","doi":"10.1109/ICMSS53060.2021.9673643","DOIUrl":null,"url":null,"abstract":"This paper presents an efficient way of protecting the cryptographic circuits against the power analysis attacks(P AA) using positive feedback adiabatic logic. The conventional circuit is improvised by adding a dummy transistor circuit which provides a symmetric optimized path for the current flow in the circuit. The EE-CPO-SPFAL logic is been proposed, designed and simulation results are provided by using Hspice-A 2008.03. From the simulation reports of the proposed logic, the current fluctuations are reduced by 41 % and also the energy consumption fluctuations are being reduced by 76% compared to the previous logic CPO-SPGAL. Thereby ensuring more protection against the power analysis attacks compared to the existing logic theories.","PeriodicalId":274597,"journal":{"name":"2021 Fourth International Conference on Microelectronics, Signals & Systems (ICMSS)","volume":"19 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-11-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Energy Efficient Adiabatic Logic Against Power Analysis Attacks for IOT Applications\",\"authors\":\"Sravanthi Parepalli, Ramesh Kumar Aytha, Sagar Reddy Vumanthala\",\"doi\":\"10.1109/ICMSS53060.2021.9673643\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents an efficient way of protecting the cryptographic circuits against the power analysis attacks(P AA) using positive feedback adiabatic logic. The conventional circuit is improvised by adding a dummy transistor circuit which provides a symmetric optimized path for the current flow in the circuit. The EE-CPO-SPFAL logic is been proposed, designed and simulation results are provided by using Hspice-A 2008.03. From the simulation reports of the proposed logic, the current fluctuations are reduced by 41 % and also the energy consumption fluctuations are being reduced by 76% compared to the previous logic CPO-SPGAL. Thereby ensuring more protection against the power analysis attacks compared to the existing logic theories.\",\"PeriodicalId\":274597,\"journal\":{\"name\":\"2021 Fourth International Conference on Microelectronics, Signals & Systems (ICMSS)\",\"volume\":\"19 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-11-18\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 Fourth International Conference on Microelectronics, Signals & Systems (ICMSS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICMSS53060.2021.9673643\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 Fourth International Conference on Microelectronics, Signals & Systems (ICMSS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICMSS53060.2021.9673643","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

提出了一种利用正反馈绝热逻辑保护密码电路免受功率分析攻击的有效方法。传统电路是通过增加一个虚拟晶体管电路来改进的,该电路为电路中的电流流动提供了一个对称的优化路径。提出了ee - cpo - spal逻辑,并利用Hspice-A 2008.03进行了设计和仿真。从所提出逻辑的仿真报告来看,与之前的逻辑CPO-SPGAL相比,电流波动减少了41%,能耗波动减少了76%。因此,与现有的逻辑理论相比,确保对功率分析攻击提供更多的保护。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Energy Efficient Adiabatic Logic Against Power Analysis Attacks for IOT Applications
This paper presents an efficient way of protecting the cryptographic circuits against the power analysis attacks(P AA) using positive feedback adiabatic logic. The conventional circuit is improvised by adding a dummy transistor circuit which provides a symmetric optimized path for the current flow in the circuit. The EE-CPO-SPFAL logic is been proposed, designed and simulation results are provided by using Hspice-A 2008.03. From the simulation reports of the proposed logic, the current fluctuations are reduced by 41 % and also the energy consumption fluctuations are being reduced by 76% compared to the previous logic CPO-SPGAL. Thereby ensuring more protection against the power analysis attacks compared to the existing logic theories.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信