{"title":"针对物联网应用的功率分析攻击的高能效绝热逻辑","authors":"Sravanthi Parepalli, Ramesh Kumar Aytha, Sagar Reddy Vumanthala","doi":"10.1109/ICMSS53060.2021.9673643","DOIUrl":null,"url":null,"abstract":"This paper presents an efficient way of protecting the cryptographic circuits against the power analysis attacks(P AA) using positive feedback adiabatic logic. The conventional circuit is improvised by adding a dummy transistor circuit which provides a symmetric optimized path for the current flow in the circuit. The EE-CPO-SPFAL logic is been proposed, designed and simulation results are provided by using Hspice-A 2008.03. From the simulation reports of the proposed logic, the current fluctuations are reduced by 41 % and also the energy consumption fluctuations are being reduced by 76% compared to the previous logic CPO-SPGAL. Thereby ensuring more protection against the power analysis attacks compared to the existing logic theories.","PeriodicalId":274597,"journal":{"name":"2021 Fourth International Conference on Microelectronics, Signals & Systems (ICMSS)","volume":"19 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-11-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Energy Efficient Adiabatic Logic Against Power Analysis Attacks for IOT Applications\",\"authors\":\"Sravanthi Parepalli, Ramesh Kumar Aytha, Sagar Reddy Vumanthala\",\"doi\":\"10.1109/ICMSS53060.2021.9673643\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents an efficient way of protecting the cryptographic circuits against the power analysis attacks(P AA) using positive feedback adiabatic logic. The conventional circuit is improvised by adding a dummy transistor circuit which provides a symmetric optimized path for the current flow in the circuit. The EE-CPO-SPFAL logic is been proposed, designed and simulation results are provided by using Hspice-A 2008.03. From the simulation reports of the proposed logic, the current fluctuations are reduced by 41 % and also the energy consumption fluctuations are being reduced by 76% compared to the previous logic CPO-SPGAL. Thereby ensuring more protection against the power analysis attacks compared to the existing logic theories.\",\"PeriodicalId\":274597,\"journal\":{\"name\":\"2021 Fourth International Conference on Microelectronics, Signals & Systems (ICMSS)\",\"volume\":\"19 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-11-18\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 Fourth International Conference on Microelectronics, Signals & Systems (ICMSS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICMSS53060.2021.9673643\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 Fourth International Conference on Microelectronics, Signals & Systems (ICMSS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICMSS53060.2021.9673643","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Energy Efficient Adiabatic Logic Against Power Analysis Attacks for IOT Applications
This paper presents an efficient way of protecting the cryptographic circuits against the power analysis attacks(P AA) using positive feedback adiabatic logic. The conventional circuit is improvised by adding a dummy transistor circuit which provides a symmetric optimized path for the current flow in the circuit. The EE-CPO-SPFAL logic is been proposed, designed and simulation results are provided by using Hspice-A 2008.03. From the simulation reports of the proposed logic, the current fluctuations are reduced by 41 % and also the energy consumption fluctuations are being reduced by 76% compared to the previous logic CPO-SPGAL. Thereby ensuring more protection against the power analysis attacks compared to the existing logic theories.