LAKE:性能驱动的模拟CMOS单元布局发生器

Zhi-Ming Lin, Yu-Jung Huang, Kuo-Hong Hsiau
{"title":"LAKE:性能驱动的模拟CMOS单元布局发生器","authors":"Zhi-Ming Lin, Yu-Jung Huang, Kuo-Hong Hsiau","doi":"10.1109/APCCAS.1994.514613","DOIUrl":null,"url":null,"abstract":"LAKE is an automatic layout generator that lays out CMOS analog integrated circuits subject to circuit layout constraints such as: matching, symmetry, signal coupling cell aspect ratio (or cell height), and specified cell input/output pin locations. Unlike most previous works, LAKE focuses on effective rules and methods that suit any type of CMOS analog circuit to be incorporated in an application-specific mixed analog digital layout system. Placement is based on the characteristics of circuit structure and the layout constraints. The proposed slot structure provides the capability of handling fully symmetric layouts. The simulated evolution process evaluates the quality of layout based detailed layout information in pursuing minimal parasitic effects on circuit performance. We test some real life examples. The design experiments have shown that LAKE can produce manual-quality analog layouts.","PeriodicalId":231368,"journal":{"name":"Proceedings of APCCAS'94 - 1994 Asia Pacific Conference on Circuits and Systems","volume":"25 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1994-12-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"LAKE: a performance-driven analog CMOS cell layout generator\",\"authors\":\"Zhi-Ming Lin, Yu-Jung Huang, Kuo-Hong Hsiau\",\"doi\":\"10.1109/APCCAS.1994.514613\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"LAKE is an automatic layout generator that lays out CMOS analog integrated circuits subject to circuit layout constraints such as: matching, symmetry, signal coupling cell aspect ratio (or cell height), and specified cell input/output pin locations. Unlike most previous works, LAKE focuses on effective rules and methods that suit any type of CMOS analog circuit to be incorporated in an application-specific mixed analog digital layout system. Placement is based on the characteristics of circuit structure and the layout constraints. The proposed slot structure provides the capability of handling fully symmetric layouts. The simulated evolution process evaluates the quality of layout based detailed layout information in pursuing minimal parasitic effects on circuit performance. We test some real life examples. The design experiments have shown that LAKE can produce manual-quality analog layouts.\",\"PeriodicalId\":231368,\"journal\":{\"name\":\"Proceedings of APCCAS'94 - 1994 Asia Pacific Conference on Circuits and Systems\",\"volume\":\"25 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1994-12-05\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of APCCAS'94 - 1994 Asia Pacific Conference on Circuits and Systems\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/APCCAS.1994.514613\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of APCCAS'94 - 1994 Asia Pacific Conference on Circuits and Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/APCCAS.1994.514613","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

LAKE是一种自动布局生成器,可根据电路布局约束(如匹配、对称、信号耦合单元宽高比(或单元高度)和指定的单元输入/输出引脚位置)对CMOS模拟集成电路进行布局。与大多数以前的工作不同,LAKE侧重于有效的规则和方法,适用于任何类型的CMOS模拟电路,以纳入特定应用的混合模拟数字布局系统。布局是根据电路结构的特点和布局约束进行的。所提出的槽结构提供了处理完全对称布局的能力。模拟的进化过程基于详细的布局信息来评估布局的质量,以追求对电路性能的最小寄生影响。我们测试了一些现实生活中的例子。设计实验表明,LAKE可以生成手工质量的模拟布局。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
LAKE: a performance-driven analog CMOS cell layout generator
LAKE is an automatic layout generator that lays out CMOS analog integrated circuits subject to circuit layout constraints such as: matching, symmetry, signal coupling cell aspect ratio (or cell height), and specified cell input/output pin locations. Unlike most previous works, LAKE focuses on effective rules and methods that suit any type of CMOS analog circuit to be incorporated in an application-specific mixed analog digital layout system. Placement is based on the characteristics of circuit structure and the layout constraints. The proposed slot structure provides the capability of handling fully symmetric layouts. The simulated evolution process evaluates the quality of layout based detailed layout information in pursuing minimal parasitic effects on circuit performance. We test some real life examples. The design experiments have shown that LAKE can produce manual-quality analog layouts.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信