基于共享基本块缓存技术的快速准确解释模拟器

Yingsong Hu, Dan Li, J. Xiao, Liang Guo
{"title":"基于共享基本块缓存技术的快速准确解释模拟器","authors":"Yingsong Hu, Dan Li, J. Xiao, Liang Guo","doi":"10.1109/APSCC.2012.30","DOIUrl":null,"url":null,"abstract":"Instruction set simulator plays a very important role in new micro-architecture design domain and cross-platform software design and development. The simulation speed performance and the simulation accuracy are the two most important factors that are used to evaluate simulators. Interpretive instruction simulation technique and compiled instruction simulation technique are the most common used and mature simulation technique. Interpretive instruction simulation technique is flexible and accurate, however, due to its simulation mechanism it has a slow simulation speed. In this paper, a new fast accurate interpretive simulator based on shared basic block cache technique is proposed, which takes advantages of the temporal and spatial locality principle to extremely improve the efficiency of time-consuming fetch-decoding phases of interpretive simulation technique. And the experimental tests show that the shared basic block interpretive simulation technique is especially superior to handle large target machine applications due it mechanism.","PeriodicalId":256842,"journal":{"name":"2012 IEEE Asia-Pacific Services Computing Conference","volume":"356 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-12-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A Fast Accurate Interpretive Simulator Based on Shared Basic Block Cache Technique\",\"authors\":\"Yingsong Hu, Dan Li, J. Xiao, Liang Guo\",\"doi\":\"10.1109/APSCC.2012.30\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Instruction set simulator plays a very important role in new micro-architecture design domain and cross-platform software design and development. The simulation speed performance and the simulation accuracy are the two most important factors that are used to evaluate simulators. Interpretive instruction simulation technique and compiled instruction simulation technique are the most common used and mature simulation technique. Interpretive instruction simulation technique is flexible and accurate, however, due to its simulation mechanism it has a slow simulation speed. In this paper, a new fast accurate interpretive simulator based on shared basic block cache technique is proposed, which takes advantages of the temporal and spatial locality principle to extremely improve the efficiency of time-consuming fetch-decoding phases of interpretive simulation technique. And the experimental tests show that the shared basic block interpretive simulation technique is especially superior to handle large target machine applications due it mechanism.\",\"PeriodicalId\":256842,\"journal\":{\"name\":\"2012 IEEE Asia-Pacific Services Computing Conference\",\"volume\":\"356 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-12-06\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 IEEE Asia-Pacific Services Computing Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/APSCC.2012.30\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 IEEE Asia-Pacific Services Computing Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/APSCC.2012.30","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

指令集模拟器在新的微体系结构设计领域和跨平台软件设计与开发中起着非常重要的作用。仿真速度性能和仿真精度是评价仿真器的两个最重要的因素。解释性指令仿真技术和编译性指令仿真技术是最常用、最成熟的仿真技术。解释性教学仿真技术具有灵活、准确的特点,但由于其仿真机制的限制,其仿真速度较慢。本文提出了一种基于共享基本块缓存技术的快速准确的解释仿真器,利用时空局部性原理,极大地提高了解释仿真技术耗时的读取-解码阶段的效率。实验结果表明,共享基本块解释仿真技术由于其机制,特别适合处理大型目标机应用。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A Fast Accurate Interpretive Simulator Based on Shared Basic Block Cache Technique
Instruction set simulator plays a very important role in new micro-architecture design domain and cross-platform software design and development. The simulation speed performance and the simulation accuracy are the two most important factors that are used to evaluate simulators. Interpretive instruction simulation technique and compiled instruction simulation technique are the most common used and mature simulation technique. Interpretive instruction simulation technique is flexible and accurate, however, due to its simulation mechanism it has a slow simulation speed. In this paper, a new fast accurate interpretive simulator based on shared basic block cache technique is proposed, which takes advantages of the temporal and spatial locality principle to extremely improve the efficiency of time-consuming fetch-decoding phases of interpretive simulation technique. And the experimental tests show that the shared basic block interpretive simulation technique is especially superior to handle large target machine applications due it mechanism.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信