{"title":"华莱士树乘法器硬件电路结构的比较分析","authors":"D. Gandhi, N. Shah","doi":"10.1109/ISSP.2013.6526864","DOIUrl":null,"url":null,"abstract":"Multiplication is fundamental and significant operation of Electronic Circuits. Low power multipliers with high clock frequencies are widely used in today's digital signal processing. Currently demand is power efficient, high speed miniature system which leads to design circuits with transistor level optimization. Full adder circuit is basic block of multiplier. Transistor level optimization of basic building element directly results in reduction of delay and power. In this paper, the performance analysis of Wallace-tree multiplier architectures are carried out based on small size full adder circuits.","PeriodicalId":354719,"journal":{"name":"2013 International Conference on Intelligent Systems and Signal Processing (ISSP)","volume":"12 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-03-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"15","resultStr":"{\"title\":\"Comparative analysis for hardware circuit architecture of Wallace tree multiplier\",\"authors\":\"D. Gandhi, N. Shah\",\"doi\":\"10.1109/ISSP.2013.6526864\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Multiplication is fundamental and significant operation of Electronic Circuits. Low power multipliers with high clock frequencies are widely used in today's digital signal processing. Currently demand is power efficient, high speed miniature system which leads to design circuits with transistor level optimization. Full adder circuit is basic block of multiplier. Transistor level optimization of basic building element directly results in reduction of delay and power. In this paper, the performance analysis of Wallace-tree multiplier architectures are carried out based on small size full adder circuits.\",\"PeriodicalId\":354719,\"journal\":{\"name\":\"2013 International Conference on Intelligent Systems and Signal Processing (ISSP)\",\"volume\":\"12 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-03-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"15\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 International Conference on Intelligent Systems and Signal Processing (ISSP)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISSP.2013.6526864\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 International Conference on Intelligent Systems and Signal Processing (ISSP)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISSP.2013.6526864","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Comparative analysis for hardware circuit architecture of Wallace tree multiplier
Multiplication is fundamental and significant operation of Electronic Circuits. Low power multipliers with high clock frequencies are widely used in today's digital signal processing. Currently demand is power efficient, high speed miniature system which leads to design circuits with transistor level optimization. Full adder circuit is basic block of multiplier. Transistor level optimization of basic building element directly results in reduction of delay and power. In this paper, the performance analysis of Wallace-tree multiplier architectures are carried out based on small size full adder circuits.