Y. Gunchenko, L. Martynovych, V. Mezhuyev, Y. Shugailo, Yurii Bercov
{"title":"三元rs触发器的设计","authors":"Y. Gunchenko, L. Martynovych, V. Mezhuyev, Y. Shugailo, Yurii Bercov","doi":"10.1145/3477911.3477927","DOIUrl":null,"url":null,"abstract":"The paper considers the design of ternary elements and the development of computer systems on their basis. Instead of the common binary logic, a ternary computer uses the logic with three possible values in the calculations. Currently, there are no common decisions on the design of the ternary elements. The paper proposes a design of a ternary RS-flip-flop trigger, which is built on the basis of a multi-threshold element of the multi-valued logic. A designed ternary RS-trigger has one input line with three different levels of input signals and three levels of output signals (-1, 0, +1), giving nine different combinations. A proposed RS-trigger does not have any forbidden states or levels of an input signal. A proposed ternary trigger can serve as a base for the future design of the memory, registers, digital automats etc. in ternary computing systems.","PeriodicalId":174824,"journal":{"name":"Proceedings of the 2021 7th International Conference on Computer Technology Applications","volume":"58 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-07-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Design of a ternary RS-trigger\",\"authors\":\"Y. Gunchenko, L. Martynovych, V. Mezhuyev, Y. Shugailo, Yurii Bercov\",\"doi\":\"10.1145/3477911.3477927\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The paper considers the design of ternary elements and the development of computer systems on their basis. Instead of the common binary logic, a ternary computer uses the logic with three possible values in the calculations. Currently, there are no common decisions on the design of the ternary elements. The paper proposes a design of a ternary RS-flip-flop trigger, which is built on the basis of a multi-threshold element of the multi-valued logic. A designed ternary RS-trigger has one input line with three different levels of input signals and three levels of output signals (-1, 0, +1), giving nine different combinations. A proposed RS-trigger does not have any forbidden states or levels of an input signal. A proposed ternary trigger can serve as a base for the future design of the memory, registers, digital automats etc. in ternary computing systems.\",\"PeriodicalId\":174824,\"journal\":{\"name\":\"Proceedings of the 2021 7th International Conference on Computer Technology Applications\",\"volume\":\"58 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-07-13\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the 2021 7th International Conference on Computer Technology Applications\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1145/3477911.3477927\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 2021 7th International Conference on Computer Technology Applications","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1145/3477911.3477927","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
The paper considers the design of ternary elements and the development of computer systems on their basis. Instead of the common binary logic, a ternary computer uses the logic with three possible values in the calculations. Currently, there are no common decisions on the design of the ternary elements. The paper proposes a design of a ternary RS-flip-flop trigger, which is built on the basis of a multi-threshold element of the multi-valued logic. A designed ternary RS-trigger has one input line with three different levels of input signals and three levels of output signals (-1, 0, +1), giving nine different combinations. A proposed RS-trigger does not have any forbidden states or levels of an input signal. A proposed ternary trigger can serve as a base for the future design of the memory, registers, digital automats etc. in ternary computing systems.