有效的数据编码方案,以减少NoC的功耗

S. Chorage, Sneha U. Mitkari
{"title":"有效的数据编码方案,以减少NoC的功耗","authors":"S. Chorage, Sneha U. Mitkari","doi":"10.1109/ICECA.2017.8203627","DOIUrl":null,"url":null,"abstract":"Network-on-Chip (NoC) is basic part of given system. It is substitution for System-on-Chip to decrease the complexity. Large numbers of different data packets are sent at a time through different links, known as parallelism. But instead of degrading the performance, NoC keeps on growing in performance and scalability. In nanometer CMOS technology, interconnection of links dominates both performance and scalability. Comparison of encoding and decoding operations is done with the help of output waveforms. Power analysis chart tells about different parameters. Depending on that more efficient and less power consumed technique, scheme-3 is detected. FPGA and Xilinx are two key points of given system. By using Xilinx software, power consumption report is calculated from X-power analyzer to compare three schemes. Also, it will show more efficient technique amongst three.","PeriodicalId":222768,"journal":{"name":"2017 International conference of Electronics, Communication and Aerospace Technology (ICECA)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-04-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Efficient data coding schemes to reduce power consumption in NoC\",\"authors\":\"S. Chorage, Sneha U. Mitkari\",\"doi\":\"10.1109/ICECA.2017.8203627\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Network-on-Chip (NoC) is basic part of given system. It is substitution for System-on-Chip to decrease the complexity. Large numbers of different data packets are sent at a time through different links, known as parallelism. But instead of degrading the performance, NoC keeps on growing in performance and scalability. In nanometer CMOS technology, interconnection of links dominates both performance and scalability. Comparison of encoding and decoding operations is done with the help of output waveforms. Power analysis chart tells about different parameters. Depending on that more efficient and less power consumed technique, scheme-3 is detected. FPGA and Xilinx are two key points of given system. By using Xilinx software, power consumption report is calculated from X-power analyzer to compare three schemes. Also, it will show more efficient technique amongst three.\",\"PeriodicalId\":222768,\"journal\":{\"name\":\"2017 International conference of Electronics, Communication and Aerospace Technology (ICECA)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2017-04-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2017 International conference of Electronics, Communication and Aerospace Technology (ICECA)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICECA.2017.8203627\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 International conference of Electronics, Communication and Aerospace Technology (ICECA)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICECA.2017.8203627","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

片上网络(NoC)是系统的基本组成部分。它可以代替片上系统来降低复杂性。同时通过不同的链路发送大量不同的数据包,称为并行性。但是,NoC不但没有降低性能,反而在性能和可扩展性方面不断提高。在纳米CMOS技术中,链路互连是性能和可扩展性的关键。利用输出波形对编码和解码操作进行比较。功率分析图表说明了不同的参数。根据这种更高效、功耗更低的技术,检测到方案3。FPGA和Xilinx是该系统的两个关键点。利用Xilinx软件计算x -功率分析仪的功耗报告,对三种方案进行比较。此外,它将显示更有效的技术在三个。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Efficient data coding schemes to reduce power consumption in NoC
Network-on-Chip (NoC) is basic part of given system. It is substitution for System-on-Chip to decrease the complexity. Large numbers of different data packets are sent at a time through different links, known as parallelism. But instead of degrading the performance, NoC keeps on growing in performance and scalability. In nanometer CMOS technology, interconnection of links dominates both performance and scalability. Comparison of encoding and decoding operations is done with the help of output waveforms. Power analysis chart tells about different parameters. Depending on that more efficient and less power consumed technique, scheme-3 is detected. FPGA and Xilinx are two key points of given system. By using Xilinx software, power consumption report is calculated from X-power analyzer to compare three schemes. Also, it will show more efficient technique amongst three.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信