用扫描电容显微镜分析结漏

A. Tarun, J. Laniog, J. Tan, P. Cana
{"title":"用扫描电容显微镜分析结漏","authors":"A. Tarun, J. Laniog, J. Tan, P. Cana","doi":"10.1109/IPFA.2003.1222769","DOIUrl":null,"url":null,"abstract":"We develop a technique to study junction leakage in an advanced complementary metal oxide semiconductor (CMOS) device using Scanning Capacitance Microscopy (SCM). Progressive metal cuts and direct probing were performed to isolate the affected test structure. A reverse bias voltage was applied across the n-well and p-type diffusion layer. The current-voltage (I-V) curves obtained confirmed presence of leakage in the test structures. The SCM data revealed that the marginal leakage current is due to higher n-well doping level of the device compared to the control. Furthermore, the diode-tunnelling equation was simulated and the results are in good agreement with empirical data. The SCM technique can therefore be very useful for defect localization and physical failure analysis for samples without interconnects or electrodes to aid in root cause identification.","PeriodicalId":266326,"journal":{"name":"Proceedings of the 10th International Symposium on the Physical and Failure Analysis of Integrated Circuits. IPFA 2003","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Junction leakage analysis using Scanning Capacitance Microscopy\",\"authors\":\"A. Tarun, J. Laniog, J. Tan, P. Cana\",\"doi\":\"10.1109/IPFA.2003.1222769\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"We develop a technique to study junction leakage in an advanced complementary metal oxide semiconductor (CMOS) device using Scanning Capacitance Microscopy (SCM). Progressive metal cuts and direct probing were performed to isolate the affected test structure. A reverse bias voltage was applied across the n-well and p-type diffusion layer. The current-voltage (I-V) curves obtained confirmed presence of leakage in the test structures. The SCM data revealed that the marginal leakage current is due to higher n-well doping level of the device compared to the control. Furthermore, the diode-tunnelling equation was simulated and the results are in good agreement with empirical data. The SCM technique can therefore be very useful for defect localization and physical failure analysis for samples without interconnects or electrodes to aid in root cause identification.\",\"PeriodicalId\":266326,\"journal\":{\"name\":\"Proceedings of the 10th International Symposium on the Physical and Failure Analysis of Integrated Circuits. IPFA 2003\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1900-01-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the 10th International Symposium on the Physical and Failure Analysis of Integrated Circuits. IPFA 2003\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IPFA.2003.1222769\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 10th International Symposium on the Physical and Failure Analysis of Integrated Circuits. IPFA 2003","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IPFA.2003.1222769","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

我们开发了一种利用扫描电容显微镜(SCM)研究先进互补金属氧化物半导体(CMOS)器件结漏的技术。采用渐进金属切割和直接探测来隔离受影响的测试结构。在n阱和p型扩散层上施加反向偏置电压。得到的电流-电压(I-V)曲线证实了试验结构中存在泄漏。单片机数据显示,与控制相比,边际泄漏电流是由于器件的n阱掺杂水平较高。对二极管隧穿方程进行了模拟,结果与实验数据吻合较好。因此,SCM技术对于没有互连或电极的样品的缺陷定位和物理失效分析非常有用,以帮助识别根本原因。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Junction leakage analysis using Scanning Capacitance Microscopy
We develop a technique to study junction leakage in an advanced complementary metal oxide semiconductor (CMOS) device using Scanning Capacitance Microscopy (SCM). Progressive metal cuts and direct probing were performed to isolate the affected test structure. A reverse bias voltage was applied across the n-well and p-type diffusion layer. The current-voltage (I-V) curves obtained confirmed presence of leakage in the test structures. The SCM data revealed that the marginal leakage current is due to higher n-well doping level of the device compared to the control. Furthermore, the diode-tunnelling equation was simulated and the results are in good agreement with empirical data. The SCM technique can therefore be very useful for defect localization and physical failure analysis for samples without interconnects or electrodes to aid in root cause identification.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信