112Gb/s光相干接收机中并行处理时钟同步-色散均衡组合环路

Yangyang Fan, Xue Chen, Weiqin Zhou, Xian Zhou
{"title":"112Gb/s光相干接收机中并行处理时钟同步-色散均衡组合环路","authors":"Yangyang Fan, Xue Chen, Weiqin Zhou, Xian Zhou","doi":"10.1109/WOCC.2010.5510669","DOIUrl":null,"url":null,"abstract":"In optical coherent receivers, the timing error detector in synchronization loop can't detect timing errors properly from signals distorted by large dispersion and the signal processing rate in the loop is very difficult to reach required 56GHz in the 112 Gb/s PM-(D)QPSK system because of the limit of current electronic circuits. This paper proposes a novel parallel processing VCO clock synchronization loop in combination with dispersion equalization, which fulfills synchronization, equalization and polarization de-multiplexing simultaneously under the control of single VCO. Simulink simulation demonstrates the satisfied performance of the proposed parallel processing loop with 42 GHz sampling frequency and 466.67MHz digital signal processing rate.","PeriodicalId":427398,"journal":{"name":"The 19th Annual Wireless and Optical Communications Conference (WOCC 2010)","volume":"25 4 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-05-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Parallel processing clock synchronization-dispersion equalization combining loop in 112Gb/s optical coherent receivers\",\"authors\":\"Yangyang Fan, Xue Chen, Weiqin Zhou, Xian Zhou\",\"doi\":\"10.1109/WOCC.2010.5510669\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In optical coherent receivers, the timing error detector in synchronization loop can't detect timing errors properly from signals distorted by large dispersion and the signal processing rate in the loop is very difficult to reach required 56GHz in the 112 Gb/s PM-(D)QPSK system because of the limit of current electronic circuits. This paper proposes a novel parallel processing VCO clock synchronization loop in combination with dispersion equalization, which fulfills synchronization, equalization and polarization de-multiplexing simultaneously under the control of single VCO. Simulink simulation demonstrates the satisfied performance of the proposed parallel processing loop with 42 GHz sampling frequency and 466.67MHz digital signal processing rate.\",\"PeriodicalId\":427398,\"journal\":{\"name\":\"The 19th Annual Wireless and Optical Communications Conference (WOCC 2010)\",\"volume\":\"25 4 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2010-05-14\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"The 19th Annual Wireless and Optical Communications Conference (WOCC 2010)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/WOCC.2010.5510669\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"The 19th Annual Wireless and Optical Communications Conference (WOCC 2010)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/WOCC.2010.5510669","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

在光相干接收机中,同步环路中的定时误差检测器不能很好地检测出因色散大而失真的信号,并且由于现有电子电路的限制,同步环路中的信号处理速率很难达到112 Gb/s PM-(D)QPSK系统所要求的56GHz。本文提出了一种结合色散均衡的新型并行处理VCO时钟同步环路,在单个VCO控制下同时完成同步、均衡和极化解复用。Simulink仿真结果表明,该并行处理环路具有良好的性能,采样频率为42 GHz,数字信号处理速率为466.67MHz。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Parallel processing clock synchronization-dispersion equalization combining loop in 112Gb/s optical coherent receivers
In optical coherent receivers, the timing error detector in synchronization loop can't detect timing errors properly from signals distorted by large dispersion and the signal processing rate in the loop is very difficult to reach required 56GHz in the 112 Gb/s PM-(D)QPSK system because of the limit of current electronic circuits. This paper proposes a novel parallel processing VCO clock synchronization loop in combination with dispersion equalization, which fulfills synchronization, equalization and polarization de-multiplexing simultaneously under the control of single VCO. Simulink simulation demonstrates the satisfied performance of the proposed parallel processing loop with 42 GHz sampling frequency and 466.67MHz digital signal processing rate.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信