{"title":"112Gb/s光相干接收机中并行处理时钟同步-色散均衡组合环路","authors":"Yangyang Fan, Xue Chen, Weiqin Zhou, Xian Zhou","doi":"10.1109/WOCC.2010.5510669","DOIUrl":null,"url":null,"abstract":"In optical coherent receivers, the timing error detector in synchronization loop can't detect timing errors properly from signals distorted by large dispersion and the signal processing rate in the loop is very difficult to reach required 56GHz in the 112 Gb/s PM-(D)QPSK system because of the limit of current electronic circuits. This paper proposes a novel parallel processing VCO clock synchronization loop in combination with dispersion equalization, which fulfills synchronization, equalization and polarization de-multiplexing simultaneously under the control of single VCO. Simulink simulation demonstrates the satisfied performance of the proposed parallel processing loop with 42 GHz sampling frequency and 466.67MHz digital signal processing rate.","PeriodicalId":427398,"journal":{"name":"The 19th Annual Wireless and Optical Communications Conference (WOCC 2010)","volume":"25 4 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-05-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Parallel processing clock synchronization-dispersion equalization combining loop in 112Gb/s optical coherent receivers\",\"authors\":\"Yangyang Fan, Xue Chen, Weiqin Zhou, Xian Zhou\",\"doi\":\"10.1109/WOCC.2010.5510669\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In optical coherent receivers, the timing error detector in synchronization loop can't detect timing errors properly from signals distorted by large dispersion and the signal processing rate in the loop is very difficult to reach required 56GHz in the 112 Gb/s PM-(D)QPSK system because of the limit of current electronic circuits. This paper proposes a novel parallel processing VCO clock synchronization loop in combination with dispersion equalization, which fulfills synchronization, equalization and polarization de-multiplexing simultaneously under the control of single VCO. Simulink simulation demonstrates the satisfied performance of the proposed parallel processing loop with 42 GHz sampling frequency and 466.67MHz digital signal processing rate.\",\"PeriodicalId\":427398,\"journal\":{\"name\":\"The 19th Annual Wireless and Optical Communications Conference (WOCC 2010)\",\"volume\":\"25 4 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2010-05-14\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"The 19th Annual Wireless and Optical Communications Conference (WOCC 2010)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/WOCC.2010.5510669\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"The 19th Annual Wireless and Optical Communications Conference (WOCC 2010)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/WOCC.2010.5510669","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
In optical coherent receivers, the timing error detector in synchronization loop can't detect timing errors properly from signals distorted by large dispersion and the signal processing rate in the loop is very difficult to reach required 56GHz in the 112 Gb/s PM-(D)QPSK system because of the limit of current electronic circuits. This paper proposes a novel parallel processing VCO clock synchronization loop in combination with dispersion equalization, which fulfills synchronization, equalization and polarization de-multiplexing simultaneously under the control of single VCO. Simulink simulation demonstrates the satisfied performance of the proposed parallel processing loop with 42 GHz sampling frequency and 466.67MHz digital signal processing rate.