硅化工艺对射频BiCMOS技术中eFuse编程、可靠性和坚固性的影响

E. Gebreselasie, A. Loiseau, Y. Ngu, Ian Mcallum-Cook
{"title":"硅化工艺对射频BiCMOS技术中eFuse编程、可靠性和坚固性的影响","authors":"E. Gebreselasie, A. Loiseau, Y. Ngu, Ian Mcallum-Cook","doi":"10.1109/ASMC.2019.8791749","DOIUrl":null,"url":null,"abstract":"0.35um SiGe BiCMOS wafers were fabricated using Ti, Co, Pt, and Ni salicide processes optimized for a range of CMOS technology nodes down to 90nm. On-wafer circuitry was used to program discrete eFuse elements to compare their pre and post programmed resistances and behavior during programming between each salicide process employed, with TEM analysis to confirm successful electromigration in the fuse link. Discrete eFuses were also subjected to 100ns Transmission Line Pulse (TLP) to compare ESD handling and robustness, and the associated MOSFET circuitry characterized for safe operating area (SOA) under DC and pulsed conditions. This work demonstrates the compatibility of eFuse technology across a range of process technology nodes, as well as its robustness in high reliability applications.","PeriodicalId":287541,"journal":{"name":"2019 30th Annual SEMI Advanced Semiconductor Manufacturing Conference (ASMC)","volume":"18 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-05-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Impact of silicide process on eFuse programming, reliability and ruggedness in RF BiCMOS Technology\",\"authors\":\"E. Gebreselasie, A. Loiseau, Y. Ngu, Ian Mcallum-Cook\",\"doi\":\"10.1109/ASMC.2019.8791749\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"0.35um SiGe BiCMOS wafers were fabricated using Ti, Co, Pt, and Ni salicide processes optimized for a range of CMOS technology nodes down to 90nm. On-wafer circuitry was used to program discrete eFuse elements to compare their pre and post programmed resistances and behavior during programming between each salicide process employed, with TEM analysis to confirm successful electromigration in the fuse link. Discrete eFuses were also subjected to 100ns Transmission Line Pulse (TLP) to compare ESD handling and robustness, and the associated MOSFET circuitry characterized for safe operating area (SOA) under DC and pulsed conditions. This work demonstrates the compatibility of eFuse technology across a range of process technology nodes, as well as its robustness in high reliability applications.\",\"PeriodicalId\":287541,\"journal\":{\"name\":\"2019 30th Annual SEMI Advanced Semiconductor Manufacturing Conference (ASMC)\",\"volume\":\"18 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-05-06\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 30th Annual SEMI Advanced Semiconductor Manufacturing Conference (ASMC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ASMC.2019.8791749\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 30th Annual SEMI Advanced Semiconductor Manufacturing Conference (ASMC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASMC.2019.8791749","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

0.35um SiGe BiCMOS晶圆采用Ti、Co、Pt和Ni盐化工艺制备,该工艺针对低至90nm的CMOS技术节点进行了优化。利用晶圆电路对离散熔断元件进行编程,比较其编程前后的电阻和编程过程中的行为,并通过TEM分析确认熔断环节的电迁移成功。我们还对离散efes进行了100ns传输线脉冲(TLP)测试,以比较ESD处理和稳健性,以及相关的MOSFET电路在直流和脉冲条件下的安全工作区域(SOA)特征。这项工作证明了eFuse技术在一系列工艺技术节点上的兼容性,以及它在高可靠性应用中的鲁棒性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Impact of silicide process on eFuse programming, reliability and ruggedness in RF BiCMOS Technology
0.35um SiGe BiCMOS wafers were fabricated using Ti, Co, Pt, and Ni salicide processes optimized for a range of CMOS technology nodes down to 90nm. On-wafer circuitry was used to program discrete eFuse elements to compare their pre and post programmed resistances and behavior during programming between each salicide process employed, with TEM analysis to confirm successful electromigration in the fuse link. Discrete eFuses were also subjected to 100ns Transmission Line Pulse (TLP) to compare ESD handling and robustness, and the associated MOSFET circuitry characterized for safe operating area (SOA) under DC and pulsed conditions. This work demonstrates the compatibility of eFuse technology across a range of process technology nodes, as well as its robustness in high reliability applications.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信