{"title":"基于感测放大器的对称锁存器触发器设计","authors":"Kailash Pandey, A. Tomar, Jyoti Kandpal","doi":"10.1109/WITCONECE48374.2019.9092898","DOIUrl":null,"url":null,"abstract":"Sense-amplifier based flip-flop circuit has been introduced with low power and high-speed characteristics. The design has a small clock load, simple structure, near-zero setup time and uses a lesser number of transistors. Also, the design has shown an improvement in performance and overall PDP when compared with flip-flop structures proposed previously for similar input/output conditions. The power consumption and delay in the circuit observed is of 2.41 µW and 34.94 ps respectively. The overall power-delay product has been improved. All the designs are proposed using Cadence Virtuoso Designing tools with CMOS 90nm technology.","PeriodicalId":350816,"journal":{"name":"2019 Women Institute of Technology Conference on Electrical and Computer Engineering (WITCON ECE)","volume":"105 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A Sense-Amplifier Based Flip-Flop with Symmetric Latch Design\",\"authors\":\"Kailash Pandey, A. Tomar, Jyoti Kandpal\",\"doi\":\"10.1109/WITCONECE48374.2019.9092898\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Sense-amplifier based flip-flop circuit has been introduced with low power and high-speed characteristics. The design has a small clock load, simple structure, near-zero setup time and uses a lesser number of transistors. Also, the design has shown an improvement in performance and overall PDP when compared with flip-flop structures proposed previously for similar input/output conditions. The power consumption and delay in the circuit observed is of 2.41 µW and 34.94 ps respectively. The overall power-delay product has been improved. All the designs are proposed using Cadence Virtuoso Designing tools with CMOS 90nm technology.\",\"PeriodicalId\":350816,\"journal\":{\"name\":\"2019 Women Institute of Technology Conference on Electrical and Computer Engineering (WITCON ECE)\",\"volume\":\"105 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 Women Institute of Technology Conference on Electrical and Computer Engineering (WITCON ECE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/WITCONECE48374.2019.9092898\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 Women Institute of Technology Conference on Electrical and Computer Engineering (WITCON ECE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/WITCONECE48374.2019.9092898","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A Sense-Amplifier Based Flip-Flop with Symmetric Latch Design
Sense-amplifier based flip-flop circuit has been introduced with low power and high-speed characteristics. The design has a small clock load, simple structure, near-zero setup time and uses a lesser number of transistors. Also, the design has shown an improvement in performance and overall PDP when compared with flip-flop structures proposed previously for similar input/output conditions. The power consumption and delay in the circuit observed is of 2.41 µW and 34.94 ps respectively. The overall power-delay product has been improved. All the designs are proposed using Cadence Virtuoso Designing tools with CMOS 90nm technology.