Wei-Chen Chen, H. Lue, T. Hsu, Keh-Chung Wang, Chih-Yuan Lu
{"title":"三维可堆叠门控晶闸管(GCT) DRAM器件向10nm缩放能力的仿真研究","authors":"Wei-Chen Chen, H. Lue, T. Hsu, Keh-Chung Wang, Chih-Yuan Lu","doi":"10.1109/IMW56887.2023.10145823","DOIUrl":null,"url":null,"abstract":"Planar 1T1C DRAM has encountered numerous challenges as it reaches beyond $1 \\mathrm{z}-\\mathrm{nm}$ node. The daunting task of manufacturing a low-leakage access transistor and high aspectratio capacitor necessitates a disruptive technology to continue the relentless scaling path similar to the migration of $2 D$ to $3 D$ NAND. In this work, we will touch up on the scaling difficulties associated with 2D 1T1C DRAM and then examine the possible options of 3D DRAM, including flipped 1T1C DRAM, 2T0C gain-cell DRAM, and 3D stackable gate-controlled-thyristor (GCT) DRAM. We will show that the capacitor-less GCT DRAM, which shares the architectural features of CMOS nanosheet and 3D NAND, possesses good potential of realizing a truly 3D stackable structure. Furthermore, the scaling capability toward $10 \\mathrm{~nm}$ of such GCT device is verified by TCAD simulation when the channel length and width are downscaled simultaneously. Meanwhile, the gate oxide thickness thinning is unnecessary because the thyristor operation principles are different from the MOSFET. The simulated $\\mathrm{Lch} / \\mathrm{Wch}=10 \\mathrm{~nm}$ GCT device can well preserve $\\gt 2 \\mathrm{~V}$ hysteresis memory window, large read current ON/OFF ratio of $\\gt 1 E 8$, and $110 \\mu \\mathrm{A}$ sensing current window, paving a way for aggressive $X / Y$ pitch scaling for the $3 D$ stackable DRAM device.","PeriodicalId":153429,"journal":{"name":"2023 IEEE International Memory Workshop (IMW)","volume":"15 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-05-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A Simulation Study of Scaling Capability toward 10nm for the 3D Stackable Gate-Controlled Thyristor (GCT) DRAM Device\",\"authors\":\"Wei-Chen Chen, H. Lue, T. Hsu, Keh-Chung Wang, Chih-Yuan Lu\",\"doi\":\"10.1109/IMW56887.2023.10145823\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Planar 1T1C DRAM has encountered numerous challenges as it reaches beyond $1 \\\\mathrm{z}-\\\\mathrm{nm}$ node. The daunting task of manufacturing a low-leakage access transistor and high aspectratio capacitor necessitates a disruptive technology to continue the relentless scaling path similar to the migration of $2 D$ to $3 D$ NAND. In this work, we will touch up on the scaling difficulties associated with 2D 1T1C DRAM and then examine the possible options of 3D DRAM, including flipped 1T1C DRAM, 2T0C gain-cell DRAM, and 3D stackable gate-controlled-thyristor (GCT) DRAM. We will show that the capacitor-less GCT DRAM, which shares the architectural features of CMOS nanosheet and 3D NAND, possesses good potential of realizing a truly 3D stackable structure. Furthermore, the scaling capability toward $10 \\\\mathrm{~nm}$ of such GCT device is verified by TCAD simulation when the channel length and width are downscaled simultaneously. Meanwhile, the gate oxide thickness thinning is unnecessary because the thyristor operation principles are different from the MOSFET. The simulated $\\\\mathrm{Lch} / \\\\mathrm{Wch}=10 \\\\mathrm{~nm}$ GCT device can well preserve $\\\\gt 2 \\\\mathrm{~V}$ hysteresis memory window, large read current ON/OFF ratio of $\\\\gt 1 E 8$, and $110 \\\\mu \\\\mathrm{A}$ sensing current window, paving a way for aggressive $X / Y$ pitch scaling for the $3 D$ stackable DRAM device.\",\"PeriodicalId\":153429,\"journal\":{\"name\":\"2023 IEEE International Memory Workshop (IMW)\",\"volume\":\"15 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2023-05-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2023 IEEE International Memory Workshop (IMW)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IMW56887.2023.10145823\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2023 IEEE International Memory Workshop (IMW)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IMW56887.2023.10145823","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A Simulation Study of Scaling Capability toward 10nm for the 3D Stackable Gate-Controlled Thyristor (GCT) DRAM Device
Planar 1T1C DRAM has encountered numerous challenges as it reaches beyond $1 \mathrm{z}-\mathrm{nm}$ node. The daunting task of manufacturing a low-leakage access transistor and high aspectratio capacitor necessitates a disruptive technology to continue the relentless scaling path similar to the migration of $2 D$ to $3 D$ NAND. In this work, we will touch up on the scaling difficulties associated with 2D 1T1C DRAM and then examine the possible options of 3D DRAM, including flipped 1T1C DRAM, 2T0C gain-cell DRAM, and 3D stackable gate-controlled-thyristor (GCT) DRAM. We will show that the capacitor-less GCT DRAM, which shares the architectural features of CMOS nanosheet and 3D NAND, possesses good potential of realizing a truly 3D stackable structure. Furthermore, the scaling capability toward $10 \mathrm{~nm}$ of such GCT device is verified by TCAD simulation when the channel length and width are downscaled simultaneously. Meanwhile, the gate oxide thickness thinning is unnecessary because the thyristor operation principles are different from the MOSFET. The simulated $\mathrm{Lch} / \mathrm{Wch}=10 \mathrm{~nm}$ GCT device can well preserve $\gt 2 \mathrm{~V}$ hysteresis memory window, large read current ON/OFF ratio of $\gt 1 E 8$, and $110 \mu \mathrm{A}$ sensing current window, paving a way for aggressive $X / Y$ pitch scaling for the $3 D$ stackable DRAM device.