一种高效的三维网络片上路由器的设计与分析

B. Veadesh, S. Ravi, B. Venkatapragadeesh
{"title":"一种高效的三维网络片上路由器的设计与分析","authors":"B. Veadesh, S. Ravi, B. Venkatapragadeesh","doi":"10.1109/ICRIEECE44171.2018.9009362","DOIUrl":null,"url":null,"abstract":"The System On-Chip (SoC) is where the most extreme innovation is packed into the least possible conceivable space on a single chip. As the systems intricacy increase and will with time as per Moore’s law, several challenges are being faced by the designers such as meeting the scalability of the systems, heterogeneousness of the whole bundle with different library files and coding dialects should be bundled together, synchronizing different clock domains across the systems as different systems use different clocks, de-skewing global and regional signals with high fanout and issues in coupling the systems. In SoC, there is a high complexity due to the inseparability of the computational processes and routing. NoC (Network On-Chip) presents a proficient instrument for routing which overcomes the shortcomings of the traditional buses and interconnects to allow efficient communication across the IP (Intellectual Property) cores in SoC devices. It separates the processing elements and routing elements and allow them to operate independently to great extents. The arbitration schemes, Topology and switching mechanism are important aspects which have direct impact on performance of NoC. In this a paper, a circuit switching based low latency 3D NoC architecture is presented. Here mesh topology is used and there exists a Virtual Connection from any input port to any output port. This architecture mainly consists of Arbiter, Network Interface Module and Crossbar switch which are designed using Verilog HDL and implemented on Microsemi FPGA with Target device MPF300TS_ES1FCG1152I. The results promise a low latency, low resource utilized and high throughput router design.","PeriodicalId":393891,"journal":{"name":"2018 International Conference on Recent Innovations in Electrical, Electronics & Communication Engineering (ICRIEECE)","volume":"63 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-07-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Design and Analysis of an efficient 3D – Network On – Chip (NoC) Router\",\"authors\":\"B. Veadesh, S. Ravi, B. Venkatapragadeesh\",\"doi\":\"10.1109/ICRIEECE44171.2018.9009362\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The System On-Chip (SoC) is where the most extreme innovation is packed into the least possible conceivable space on a single chip. As the systems intricacy increase and will with time as per Moore’s law, several challenges are being faced by the designers such as meeting the scalability of the systems, heterogeneousness of the whole bundle with different library files and coding dialects should be bundled together, synchronizing different clock domains across the systems as different systems use different clocks, de-skewing global and regional signals with high fanout and issues in coupling the systems. In SoC, there is a high complexity due to the inseparability of the computational processes and routing. NoC (Network On-Chip) presents a proficient instrument for routing which overcomes the shortcomings of the traditional buses and interconnects to allow efficient communication across the IP (Intellectual Property) cores in SoC devices. It separates the processing elements and routing elements and allow them to operate independently to great extents. The arbitration schemes, Topology and switching mechanism are important aspects which have direct impact on performance of NoC. In this a paper, a circuit switching based low latency 3D NoC architecture is presented. Here mesh topology is used and there exists a Virtual Connection from any input port to any output port. This architecture mainly consists of Arbiter, Network Interface Module and Crossbar switch which are designed using Verilog HDL and implemented on Microsemi FPGA with Target device MPF300TS_ES1FCG1152I. The results promise a low latency, low resource utilized and high throughput router design.\",\"PeriodicalId\":393891,\"journal\":{\"name\":\"2018 International Conference on Recent Innovations in Electrical, Electronics & Communication Engineering (ICRIEECE)\",\"volume\":\"63 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-07-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 International Conference on Recent Innovations in Electrical, Electronics & Communication Engineering (ICRIEECE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICRIEECE44171.2018.9009362\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 International Conference on Recent Innovations in Electrical, Electronics & Communication Engineering (ICRIEECE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICRIEECE44171.2018.9009362","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

摘要

片上系统(SoC)是将最极端的创新打包到单个芯片上尽可能小的空间的地方。根据摩尔定律,随着系统复杂性的增加和时间的推移,设计师们面临着一些挑战,如满足系统的可扩展性,与不同库文件和编码方言捆绑在一起的整个包的异构性,在不同系统使用不同时钟时跨系统同步不同的时钟域,用高风扇输出消除全球和区域信号的倾斜以及系统耦合问题。在SoC中,由于计算过程和路由的不可分割性,存在很高的复杂性。NoC(片上网络)提供了一种精通的路由工具,克服了传统总线和互连的缺点,允许在SoC设备中的IP(知识产权)核心之间进行有效通信。它将处理元素和路由元素分开,并允许它们在很大程度上独立运行。仲裁方案、拓扑结构和交换机制是直接影响NoC性能的重要方面。本文提出了一种基于电路交换的低延迟3D NoC架构。这里使用网格拓扑结构,并且存在从任何输入端口到任何输出端口的虚拟连接。该体系结构主要由仲裁器、网络接口模块和横杆开关组成,采用Verilog HDL设计,在Microsemi FPGA上实现,目标器件为MPF300TS_ES1FCG1152I。结果保证了低延迟、低资源利用率和高吞吐量的路由器设计。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Design and Analysis of an efficient 3D – Network On – Chip (NoC) Router
The System On-Chip (SoC) is where the most extreme innovation is packed into the least possible conceivable space on a single chip. As the systems intricacy increase and will with time as per Moore’s law, several challenges are being faced by the designers such as meeting the scalability of the systems, heterogeneousness of the whole bundle with different library files and coding dialects should be bundled together, synchronizing different clock domains across the systems as different systems use different clocks, de-skewing global and regional signals with high fanout and issues in coupling the systems. In SoC, there is a high complexity due to the inseparability of the computational processes and routing. NoC (Network On-Chip) presents a proficient instrument for routing which overcomes the shortcomings of the traditional buses and interconnects to allow efficient communication across the IP (Intellectual Property) cores in SoC devices. It separates the processing elements and routing elements and allow them to operate independently to great extents. The arbitration schemes, Topology and switching mechanism are important aspects which have direct impact on performance of NoC. In this a paper, a circuit switching based low latency 3D NoC architecture is presented. Here mesh topology is used and there exists a Virtual Connection from any input port to any output port. This architecture mainly consists of Arbiter, Network Interface Module and Crossbar switch which are designed using Verilog HDL and implemented on Microsemi FPGA with Target device MPF300TS_ES1FCG1152I. The results promise a low latency, low resource utilized and high throughput router design.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信