一种采用新型并行反电路的内积处理器设计

R. Lin, A. Botha, K. Kerr, G. Brown
{"title":"一种采用新型并行反电路的内积处理器设计","authors":"R. Lin, A. Botha, K. Kerr, G. Brown","doi":"10.1109/APASIC.1999.824038","DOIUrl":null,"url":null,"abstract":"This paper presents a novel parallel inner product processor architecture. The proposed processor has the following features: (1) it can be easily reconfigured for computing inner products of input arrays with four or more types of structures. Typically, each input array may contain 64 8-bit items, or 16 16-bit items, or 4 32-bit items, or 1 64-bit item, with items in unsigned or 2's complement form; (2) it can be pipelined to produce inner products efficiently,; (3) it has a compact VLSI area with very simple reconfigurable components. The processor mainly consists of an array of 8/spl times/8 or 4/spl times/4 small multipliers plus two or three arrays of adders. The total amount of hardware is comparable to a single 64/spl times/64 array multiplier; (4) The whole network is reconfigured through using a few control bits for the desired computations, and the reconfiguration can be done dynamically; (5) The design is highly regular and modular, and most parts of the network are symmetric and repeatable. (6) A set of high performance parallel counter circuits are utilized in the design.","PeriodicalId":346808,"journal":{"name":"AP-ASIC'99. First IEEE Asia Pacific Conference on ASICs (Cat. No.99EX360)","volume":"34 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1999-08-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"10","resultStr":"{\"title\":\"An inner product processor design using novel parallel counter circuits\",\"authors\":\"R. Lin, A. Botha, K. Kerr, G. Brown\",\"doi\":\"10.1109/APASIC.1999.824038\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a novel parallel inner product processor architecture. The proposed processor has the following features: (1) it can be easily reconfigured for computing inner products of input arrays with four or more types of structures. Typically, each input array may contain 64 8-bit items, or 16 16-bit items, or 4 32-bit items, or 1 64-bit item, with items in unsigned or 2's complement form; (2) it can be pipelined to produce inner products efficiently,; (3) it has a compact VLSI area with very simple reconfigurable components. The processor mainly consists of an array of 8/spl times/8 or 4/spl times/4 small multipliers plus two or three arrays of adders. The total amount of hardware is comparable to a single 64/spl times/64 array multiplier; (4) The whole network is reconfigured through using a few control bits for the desired computations, and the reconfiguration can be done dynamically; (5) The design is highly regular and modular, and most parts of the network are symmetric and repeatable. (6) A set of high performance parallel counter circuits are utilized in the design.\",\"PeriodicalId\":346808,\"journal\":{\"name\":\"AP-ASIC'99. First IEEE Asia Pacific Conference on ASICs (Cat. No.99EX360)\",\"volume\":\"34 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1999-08-23\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"10\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"AP-ASIC'99. First IEEE Asia Pacific Conference on ASICs (Cat. No.99EX360)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/APASIC.1999.824038\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"AP-ASIC'99. First IEEE Asia Pacific Conference on ASICs (Cat. No.99EX360)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/APASIC.1999.824038","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 10

摘要

提出了一种新型的并行内积处理器结构。所提出的处理器具有以下特点:(1)它可以很容易地重新配置,以计算具有四种或更多类型结构的输入阵列的内积。通常,每个输入数组可以包含64个8位项,或16个16位项,或4个32位项,或1个64位项,其中项为unsigned或2的补码形式;(2)可流水线化,高效生产内部产品;(3)它具有紧凑的VLSI面积,具有非常简单的可重构组件。处理器主要由8/spl倍/8或4/spl倍/4个小乘法器阵列加上两个或三个加法器阵列组成。硬件的总量相当于单个64/spl倍/64数组乘法器;(4)通过使用少量控制位进行所需的计算,对整个网络进行重新配置,并且可以动态地进行重新配置;(5)设计具有高度的规则性和模块化,网络的大部分是对称的和可重复的。(6)设计中采用了一组高性能并行反电路。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
An inner product processor design using novel parallel counter circuits
This paper presents a novel parallel inner product processor architecture. The proposed processor has the following features: (1) it can be easily reconfigured for computing inner products of input arrays with four or more types of structures. Typically, each input array may contain 64 8-bit items, or 16 16-bit items, or 4 32-bit items, or 1 64-bit item, with items in unsigned or 2's complement form; (2) it can be pipelined to produce inner products efficiently,; (3) it has a compact VLSI area with very simple reconfigurable components. The processor mainly consists of an array of 8/spl times/8 or 4/spl times/4 small multipliers plus two or three arrays of adders. The total amount of hardware is comparable to a single 64/spl times/64 array multiplier; (4) The whole network is reconfigured through using a few control bits for the desired computations, and the reconfiguration can be done dynamically; (5) The design is highly regular and modular, and most parts of the network are symmetric and repeatable. (6) A set of high performance parallel counter circuits are utilized in the design.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信