{"title":"信号处理系统的软硬件协同设计。一项调查和新的结果","authors":"J. Debardelaben, V. Madisetti","doi":"10.1109/ACSSC.1995.540912","DOIUrl":null,"url":null,"abstract":"At least six different hardware/software codesign methodologies have been proposed for rapid prototyping in the past few years. Some of these describe the various process steps without providing specifics for implementation. Others focus more on implementation issues without explicitly considering methodology and process flow. We propose a new industry-driven rapid prototyping codesign methodology for signal processing applications which uses parametric cost estimation tools to minimize development cost, while maximizing product profits. Mixed integer programming formulations are used to model the architecture selection and partitioning process steps. Our approach, as part of ARPA's RASSP program, utilizes a hardware-less VHDL cosimulation and co-verification methodology for rapid prototyping which supports solutions for high performance signal processing applications.","PeriodicalId":171264,"journal":{"name":"Conference Record of The Twenty-Ninth Asilomar Conference on Signals, Systems and Computers","volume":"15 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1995-10-30","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":"{\"title\":\"Hardware/software codesign for signal processing systems. A survey and new results\",\"authors\":\"J. Debardelaben, V. Madisetti\",\"doi\":\"10.1109/ACSSC.1995.540912\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"At least six different hardware/software codesign methodologies have been proposed for rapid prototyping in the past few years. Some of these describe the various process steps without providing specifics for implementation. Others focus more on implementation issues without explicitly considering methodology and process flow. We propose a new industry-driven rapid prototyping codesign methodology for signal processing applications which uses parametric cost estimation tools to minimize development cost, while maximizing product profits. Mixed integer programming formulations are used to model the architecture selection and partitioning process steps. Our approach, as part of ARPA's RASSP program, utilizes a hardware-less VHDL cosimulation and co-verification methodology for rapid prototyping which supports solutions for high performance signal processing applications.\",\"PeriodicalId\":171264,\"journal\":{\"name\":\"Conference Record of The Twenty-Ninth Asilomar Conference on Signals, Systems and Computers\",\"volume\":\"15 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1995-10-30\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"6\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Conference Record of The Twenty-Ninth Asilomar Conference on Signals, Systems and Computers\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ACSSC.1995.540912\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Conference Record of The Twenty-Ninth Asilomar Conference on Signals, Systems and Computers","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ACSSC.1995.540912","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Hardware/software codesign for signal processing systems. A survey and new results
At least six different hardware/software codesign methodologies have been proposed for rapid prototyping in the past few years. Some of these describe the various process steps without providing specifics for implementation. Others focus more on implementation issues without explicitly considering methodology and process flow. We propose a new industry-driven rapid prototyping codesign methodology for signal processing applications which uses parametric cost estimation tools to minimize development cost, while maximizing product profits. Mixed integer programming formulations are used to model the architecture selection and partitioning process steps. Our approach, as part of ARPA's RASSP program, utilizes a hardware-less VHDL cosimulation and co-verification methodology for rapid prototyping which supports solutions for high performance signal processing applications.