{"title":"生物医学应用1MHz动态比较器的仿真与比较分析","authors":"Mohit Tyagi, P. Mittal, Parvin Kumar","doi":"10.1109/ICICT55121.2022.10064520","DOIUrl":null,"url":null,"abstract":"SAR ADC is one of the most demanding Analog to digital converter for medium speed, medium resolution applications like ECG, EEG, and related biomedical applications. In this paper we have designed and simulated the dynamic comparators with noise rejection and amplification capability in CADENCE Virtuoso 45 nm technology node. Designed Comparators are simulated at 0.8V and various parameters like power dissipation, maximum operating frequency, delay and offset voltage are compared. Designed comparators are well employable in SAR ADC with maximum operating frequency of 1MS/s. comparators are operated at varying supply voltage from 0 to 1 V. Basic comparator dissipates 9.17 pW as static power and 520.2 nW as dynamic power at VDD of 1 V and INN, INP difference of 0.9 V. Compared to basic comparator, dynamic comparator with tail transistors can be operated at 0.5 V with static power of 4.143 pW and 3.720 nW as dynamic power dissipation. Operating frequency of designed comparators is of 1 MHz with propagation delay of 522 ns by dynamic comparator with tail transistors and 480 ns as of basic comparator.","PeriodicalId":181396,"journal":{"name":"2022 3rd International Conference on Issues and Challenges in Intelligent Computing Techniques (ICICT)","volume":"21 11 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-11-11","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Simulation and Comparative Analysis of Dynamic Comparators at 1MHz for Biomedical Applications\",\"authors\":\"Mohit Tyagi, P. Mittal, Parvin Kumar\",\"doi\":\"10.1109/ICICT55121.2022.10064520\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"SAR ADC is one of the most demanding Analog to digital converter for medium speed, medium resolution applications like ECG, EEG, and related biomedical applications. In this paper we have designed and simulated the dynamic comparators with noise rejection and amplification capability in CADENCE Virtuoso 45 nm technology node. Designed Comparators are simulated at 0.8V and various parameters like power dissipation, maximum operating frequency, delay and offset voltage are compared. Designed comparators are well employable in SAR ADC with maximum operating frequency of 1MS/s. comparators are operated at varying supply voltage from 0 to 1 V. Basic comparator dissipates 9.17 pW as static power and 520.2 nW as dynamic power at VDD of 1 V and INN, INP difference of 0.9 V. Compared to basic comparator, dynamic comparator with tail transistors can be operated at 0.5 V with static power of 4.143 pW and 3.720 nW as dynamic power dissipation. Operating frequency of designed comparators is of 1 MHz with propagation delay of 522 ns by dynamic comparator with tail transistors and 480 ns as of basic comparator.\",\"PeriodicalId\":181396,\"journal\":{\"name\":\"2022 3rd International Conference on Issues and Challenges in Intelligent Computing Techniques (ICICT)\",\"volume\":\"21 11 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-11-11\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2022 3rd International Conference on Issues and Challenges in Intelligent Computing Techniques (ICICT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICICT55121.2022.10064520\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 3rd International Conference on Issues and Challenges in Intelligent Computing Techniques (ICICT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICICT55121.2022.10064520","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Simulation and Comparative Analysis of Dynamic Comparators at 1MHz for Biomedical Applications
SAR ADC is one of the most demanding Analog to digital converter for medium speed, medium resolution applications like ECG, EEG, and related biomedical applications. In this paper we have designed and simulated the dynamic comparators with noise rejection and amplification capability in CADENCE Virtuoso 45 nm technology node. Designed Comparators are simulated at 0.8V and various parameters like power dissipation, maximum operating frequency, delay and offset voltage are compared. Designed comparators are well employable in SAR ADC with maximum operating frequency of 1MS/s. comparators are operated at varying supply voltage from 0 to 1 V. Basic comparator dissipates 9.17 pW as static power and 520.2 nW as dynamic power at VDD of 1 V and INN, INP difference of 0.9 V. Compared to basic comparator, dynamic comparator with tail transistors can be operated at 0.5 V with static power of 4.143 pW and 3.720 nW as dynamic power dissipation. Operating frequency of designed comparators is of 1 MHz with propagation delay of 522 ns by dynamic comparator with tail transistors and 480 ns as of basic comparator.