{"title":"一种输出增益为零的开环时间放大器,用于粗-细时间数字转换器","authors":"S. M. Golzan, J. Sobhi, Z. D. Koozehkanani","doi":"10.1109/ICEE52715.2021.9544270","DOIUrl":null,"url":null,"abstract":"We present a new approach to an open-loop time amplifier. The proposed architecture achieves a time gain between 2 and 16 with zero-time duration to access the required gain. The input time difference range depending on the used gain varies from 6ns (for gain=2) to 781ps (for gain=16). We observed a measured maximum gain error of 3.75%. This structure is used in a 9-bit Time to Digital Converter (TDC) to obtain the digital output code. The design's parameter has been simulated in 0.18um CMOS technology. Corresponding to 9bits resolution, the simulation results show a minimum time resolution of 3.75ps and a maximum dynamic range of 1.92ns.","PeriodicalId":254932,"journal":{"name":"2021 29th Iranian Conference on Electrical Engineering (ICEE)","volume":"120 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-05-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"An Open-Loop Time Amplifier With Zero-Gain Delay in Output for Coarse-Fine Time to Digital Converters\",\"authors\":\"S. M. Golzan, J. Sobhi, Z. D. Koozehkanani\",\"doi\":\"10.1109/ICEE52715.2021.9544270\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"We present a new approach to an open-loop time amplifier. The proposed architecture achieves a time gain between 2 and 16 with zero-time duration to access the required gain. The input time difference range depending on the used gain varies from 6ns (for gain=2) to 781ps (for gain=16). We observed a measured maximum gain error of 3.75%. This structure is used in a 9-bit Time to Digital Converter (TDC) to obtain the digital output code. The design's parameter has been simulated in 0.18um CMOS technology. Corresponding to 9bits resolution, the simulation results show a minimum time resolution of 3.75ps and a maximum dynamic range of 1.92ns.\",\"PeriodicalId\":254932,\"journal\":{\"name\":\"2021 29th Iranian Conference on Electrical Engineering (ICEE)\",\"volume\":\"120 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-05-18\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 29th Iranian Conference on Electrical Engineering (ICEE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICEE52715.2021.9544270\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 29th Iranian Conference on Electrical Engineering (ICEE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEE52715.2021.9544270","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
An Open-Loop Time Amplifier With Zero-Gain Delay in Output for Coarse-Fine Time to Digital Converters
We present a new approach to an open-loop time amplifier. The proposed architecture achieves a time gain between 2 and 16 with zero-time duration to access the required gain. The input time difference range depending on the used gain varies from 6ns (for gain=2) to 781ps (for gain=16). We observed a measured maximum gain error of 3.75%. This structure is used in a 9-bit Time to Digital Converter (TDC) to obtain the digital output code. The design's parameter has been simulated in 0.18um CMOS technology. Corresponding to 9bits resolution, the simulation results show a minimum time resolution of 3.75ps and a maximum dynamic range of 1.92ns.