一种输出增益为零的开环时间放大器,用于粗-细时间数字转换器

S. M. Golzan, J. Sobhi, Z. D. Koozehkanani
{"title":"一种输出增益为零的开环时间放大器,用于粗-细时间数字转换器","authors":"S. M. Golzan, J. Sobhi, Z. D. Koozehkanani","doi":"10.1109/ICEE52715.2021.9544270","DOIUrl":null,"url":null,"abstract":"We present a new approach to an open-loop time amplifier. The proposed architecture achieves a time gain between 2 and 16 with zero-time duration to access the required gain. The input time difference range depending on the used gain varies from 6ns (for gain=2) to 781ps (for gain=16). We observed a measured maximum gain error of 3.75%. This structure is used in a 9-bit Time to Digital Converter (TDC) to obtain the digital output code. The design's parameter has been simulated in 0.18um CMOS technology. Corresponding to 9bits resolution, the simulation results show a minimum time resolution of 3.75ps and a maximum dynamic range of 1.92ns.","PeriodicalId":254932,"journal":{"name":"2021 29th Iranian Conference on Electrical Engineering (ICEE)","volume":"120 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-05-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"An Open-Loop Time Amplifier With Zero-Gain Delay in Output for Coarse-Fine Time to Digital Converters\",\"authors\":\"S. M. Golzan, J. Sobhi, Z. D. Koozehkanani\",\"doi\":\"10.1109/ICEE52715.2021.9544270\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"We present a new approach to an open-loop time amplifier. The proposed architecture achieves a time gain between 2 and 16 with zero-time duration to access the required gain. The input time difference range depending on the used gain varies from 6ns (for gain=2) to 781ps (for gain=16). We observed a measured maximum gain error of 3.75%. This structure is used in a 9-bit Time to Digital Converter (TDC) to obtain the digital output code. The design's parameter has been simulated in 0.18um CMOS technology. Corresponding to 9bits resolution, the simulation results show a minimum time resolution of 3.75ps and a maximum dynamic range of 1.92ns.\",\"PeriodicalId\":254932,\"journal\":{\"name\":\"2021 29th Iranian Conference on Electrical Engineering (ICEE)\",\"volume\":\"120 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-05-18\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 29th Iranian Conference on Electrical Engineering (ICEE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICEE52715.2021.9544270\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 29th Iranian Conference on Electrical Engineering (ICEE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEE52715.2021.9544270","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

提出了一种开环时间放大器的新方法。提出的体系结构实现了2到16之间的时间增益,时间持续时间为零,以访问所需的增益。根据使用的增益,输入时差范围从6ns(增益=2)到781ps(增益=16)不等。我们观察到测量的最大增益误差为3.75%。该结构用于9位时间到数字转换器(TDC)中以获得数字输出代码。设计参数在0.18um CMOS工艺下进行了仿真。仿真结果表明,在9bit分辨率下,最小时间分辨率为3.75ps,最大动态范围为1.92ns。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
An Open-Loop Time Amplifier With Zero-Gain Delay in Output for Coarse-Fine Time to Digital Converters
We present a new approach to an open-loop time amplifier. The proposed architecture achieves a time gain between 2 and 16 with zero-time duration to access the required gain. The input time difference range depending on the used gain varies from 6ns (for gain=2) to 781ps (for gain=16). We observed a measured maximum gain error of 3.75%. This structure is used in a 9-bit Time to Digital Converter (TDC) to obtain the digital output code. The design's parameter has been simulated in 0.18um CMOS technology. Corresponding to 9bits resolution, the simulation results show a minimum time resolution of 3.75ps and a maximum dynamic range of 1.92ns.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信