{"title":"高速64位吠陀乘数","authors":"Y. Sai, M. Prasad","doi":"10.1109/CICT53865.2020.9672441","DOIUrl":null,"url":null,"abstract":"Multiplication operation is the core of many techniques like convolution, correlation, fast fourier transform etc. Since multipliers are rather complex circuits and must typically operate at a high system clock rate, reducing the delay of a multiplier is an essential part of satisfying the overall design. Optimising multiplier (in terms of delay or area or power) will have a huge impact on system performance. One of the methods adopted to reduce delay is the use of Vedic Multiplier based on “Vedic Mathematics Sutras”. In this project “Urdhava - Tiryakbhayam” Sutra is used to perform multiplication and is simulated and implemented in Xilinx ISE Design 14.7","PeriodicalId":265498,"journal":{"name":"2021 5th Conference on Information and Communication Technology (CICT)","volume":"158 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-12-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"High Speed Sixty Four Bit Vedic Multiplier\",\"authors\":\"Y. Sai, M. Prasad\",\"doi\":\"10.1109/CICT53865.2020.9672441\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Multiplication operation is the core of many techniques like convolution, correlation, fast fourier transform etc. Since multipliers are rather complex circuits and must typically operate at a high system clock rate, reducing the delay of a multiplier is an essential part of satisfying the overall design. Optimising multiplier (in terms of delay or area or power) will have a huge impact on system performance. One of the methods adopted to reduce delay is the use of Vedic Multiplier based on “Vedic Mathematics Sutras”. In this project “Urdhava - Tiryakbhayam” Sutra is used to perform multiplication and is simulated and implemented in Xilinx ISE Design 14.7\",\"PeriodicalId\":265498,\"journal\":{\"name\":\"2021 5th Conference on Information and Communication Technology (CICT)\",\"volume\":\"158 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-12-10\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 5th Conference on Information and Communication Technology (CICT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CICT53865.2020.9672441\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 5th Conference on Information and Communication Technology (CICT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CICT53865.2020.9672441","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
摘要
乘法运算是卷积、相关、快速傅立叶变换等技术的核心。由于乘法器是相当复杂的电路,通常必须在高系统时钟速率下工作,因此减少乘法器的延迟是满足总体设计的重要组成部分。优化乘法器(在延迟或面积或功率方面)将对系统性能产生巨大影响。减少延迟的方法之一是使用基于《吠陀数学经》的吠陀乘数法。在这个项目“Urdhava - Tiryakbhayam”佛经被用来执行乘法,并在Xilinx ISE Design 14.7中进行模拟和实现
Multiplication operation is the core of many techniques like convolution, correlation, fast fourier transform etc. Since multipliers are rather complex circuits and must typically operate at a high system clock rate, reducing the delay of a multiplier is an essential part of satisfying the overall design. Optimising multiplier (in terms of delay or area or power) will have a huge impact on system performance. One of the methods adopted to reduce delay is the use of Vedic Multiplier based on “Vedic Mathematics Sutras”. In this project “Urdhava - Tiryakbhayam” Sutra is used to perform multiplication and is simulated and implemented in Xilinx ISE Design 14.7