高速64位吠陀乘数

Y. Sai, M. Prasad
{"title":"高速64位吠陀乘数","authors":"Y. Sai, M. Prasad","doi":"10.1109/CICT53865.2020.9672441","DOIUrl":null,"url":null,"abstract":"Multiplication operation is the core of many techniques like convolution, correlation, fast fourier transform etc. Since multipliers are rather complex circuits and must typically operate at a high system clock rate, reducing the delay of a multiplier is an essential part of satisfying the overall design. Optimising multiplier (in terms of delay or area or power) will have a huge impact on system performance. One of the methods adopted to reduce delay is the use of Vedic Multiplier based on “Vedic Mathematics Sutras”. In this project “Urdhava - Tiryakbhayam” Sutra is used to perform multiplication and is simulated and implemented in Xilinx ISE Design 14.7","PeriodicalId":265498,"journal":{"name":"2021 5th Conference on Information and Communication Technology (CICT)","volume":"158 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-12-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"High Speed Sixty Four Bit Vedic Multiplier\",\"authors\":\"Y. Sai, M. Prasad\",\"doi\":\"10.1109/CICT53865.2020.9672441\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Multiplication operation is the core of many techniques like convolution, correlation, fast fourier transform etc. Since multipliers are rather complex circuits and must typically operate at a high system clock rate, reducing the delay of a multiplier is an essential part of satisfying the overall design. Optimising multiplier (in terms of delay or area or power) will have a huge impact on system performance. One of the methods adopted to reduce delay is the use of Vedic Multiplier based on “Vedic Mathematics Sutras”. In this project “Urdhava - Tiryakbhayam” Sutra is used to perform multiplication and is simulated and implemented in Xilinx ISE Design 14.7\",\"PeriodicalId\":265498,\"journal\":{\"name\":\"2021 5th Conference on Information and Communication Technology (CICT)\",\"volume\":\"158 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-12-10\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 5th Conference on Information and Communication Technology (CICT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CICT53865.2020.9672441\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 5th Conference on Information and Communication Technology (CICT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CICT53865.2020.9672441","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

乘法运算是卷积、相关、快速傅立叶变换等技术的核心。由于乘法器是相当复杂的电路,通常必须在高系统时钟速率下工作,因此减少乘法器的延迟是满足总体设计的重要组成部分。优化乘法器(在延迟或面积或功率方面)将对系统性能产生巨大影响。减少延迟的方法之一是使用基于《吠陀数学经》的吠陀乘数法。在这个项目“Urdhava - Tiryakbhayam”佛经被用来执行乘法,并在Xilinx ISE Design 14.7中进行模拟和实现
本文章由计算机程序翻译,如有差异,请以英文原文为准。
High Speed Sixty Four Bit Vedic Multiplier
Multiplication operation is the core of many techniques like convolution, correlation, fast fourier transform etc. Since multipliers are rather complex circuits and must typically operate at a high system clock rate, reducing the delay of a multiplier is an essential part of satisfying the overall design. Optimising multiplier (in terms of delay or area or power) will have a huge impact on system performance. One of the methods adopted to reduce delay is the use of Vedic Multiplier based on “Vedic Mathematics Sutras”. In this project “Urdhava - Tiryakbhayam” Sutra is used to perform multiplication and is simulated and implemented in Xilinx ISE Design 14.7
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信