超快adc的输入模拟部分

N. Prokopenko, N. Butyrlagin, A. Serebryakov, I. Pakhomov
{"title":"超快adc的输入模拟部分","authors":"N. Prokopenko, N. Butyrlagin, A. Serebryakov, I. Pakhomov","doi":"10.1109/EWDTS.2014.7027051","DOIUrl":null,"url":null,"abstract":"The modified method of the increase of the response speed of flash ADCs with the differential input which renders possible to reduce the effect of the parasitic capacitances of active and passive components of the analog sections and also to optimize their gain flatness is reviewed. The additional emitter follower and balancing capacitor are fed into each analog section to extend the bandwidth of ADC up to 50 GH.","PeriodicalId":272780,"journal":{"name":"Proceedings of IEEE East-West Design & Test Symposium (EWDTS 2014)","volume":"267 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"The input analog section of the ultrafast ADCs\",\"authors\":\"N. Prokopenko, N. Butyrlagin, A. Serebryakov, I. Pakhomov\",\"doi\":\"10.1109/EWDTS.2014.7027051\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The modified method of the increase of the response speed of flash ADCs with the differential input which renders possible to reduce the effect of the parasitic capacitances of active and passive components of the analog sections and also to optimize their gain flatness is reviewed. The additional emitter follower and balancing capacitor are fed into each analog section to extend the bandwidth of ADC up to 50 GH.\",\"PeriodicalId\":272780,\"journal\":{\"name\":\"Proceedings of IEEE East-West Design & Test Symposium (EWDTS 2014)\",\"volume\":\"267 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-09-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of IEEE East-West Design & Test Symposium (EWDTS 2014)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EWDTS.2014.7027051\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of IEEE East-West Design & Test Symposium (EWDTS 2014)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EWDTS.2014.7027051","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

本文综述了提高差分输入闪存adc响应速度的改进方法,该方法可以减小模拟部分有源和无源器件寄生电容的影响,并优化其增益平坦度。附加的发射极跟随器和平衡电容器被馈送到每个模拟部分,以将ADC的带宽扩展到50 GH。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
The input analog section of the ultrafast ADCs
The modified method of the increase of the response speed of flash ADCs with the differential input which renders possible to reduce the effect of the parasitic capacitances of active and passive components of the analog sections and also to optimize their gain flatness is reviewed. The additional emitter follower and balancing capacitor are fed into each analog section to extend the bandwidth of ADC up to 50 GH.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信