{"title":"低抖动和低功耗锁相环:迈向乌托邦","authors":"Xiang Gao","doi":"10.1109/ISOCC47750.2019.9078535","DOIUrl":null,"url":null,"abstract":"A PLL usually consists of a voltage controlled oscillator (VCO) locked to a reference clock Ref by a feedback loop with: a phase detector (PD), a charge pump (CP), a loop filter (LF) and a frequency divider with ratio N (÷N). Every component will add noise and power to the PLL. In an ideal case, the PLL jitter and power should be mostly determined by the VCO and Ref, while the other components like PD, CP, LF and divider adds negligible noise and consumes negligible power. This paper describes this \"PLL Utopia\" and discusses how it can be achieved through PLL architecture and circuit design innovations.","PeriodicalId":113802,"journal":{"name":"2019 International SoC Design Conference (ISOCC)","volume":"76 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-10-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Low Jitter and Low Power PLL:Towards The Utopia\",\"authors\":\"Xiang Gao\",\"doi\":\"10.1109/ISOCC47750.2019.9078535\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A PLL usually consists of a voltage controlled oscillator (VCO) locked to a reference clock Ref by a feedback loop with: a phase detector (PD), a charge pump (CP), a loop filter (LF) and a frequency divider with ratio N (÷N). Every component will add noise and power to the PLL. In an ideal case, the PLL jitter and power should be mostly determined by the VCO and Ref, while the other components like PD, CP, LF and divider adds negligible noise and consumes negligible power. This paper describes this \\\"PLL Utopia\\\" and discusses how it can be achieved through PLL architecture and circuit design innovations.\",\"PeriodicalId\":113802,\"journal\":{\"name\":\"2019 International SoC Design Conference (ISOCC)\",\"volume\":\"76 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-10-06\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 International SoC Design Conference (ISOCC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISOCC47750.2019.9078535\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 International SoC Design Conference (ISOCC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISOCC47750.2019.9078535","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A PLL usually consists of a voltage controlled oscillator (VCO) locked to a reference clock Ref by a feedback loop with: a phase detector (PD), a charge pump (CP), a loop filter (LF) and a frequency divider with ratio N (÷N). Every component will add noise and power to the PLL. In an ideal case, the PLL jitter and power should be mostly determined by the VCO and Ref, while the other components like PD, CP, LF and divider adds negligible noise and consumes negligible power. This paper describes this "PLL Utopia" and discusses how it can be achieved through PLL architecture and circuit design innovations.