全数字时间积分器与双向门控环振荡器/移位寄存器

Fei Yuan
{"title":"全数字时间积分器与双向门控环振荡器/移位寄存器","authors":"Fei Yuan","doi":"10.1109/ISCAS46773.2023.10181522","DOIUrl":null,"url":null,"abstract":"This paper proposes an all-digital time integrator consisting of a 9-stage bi-directional gated ring oscillator (BD-GRO) and a 16-stage bi-directional shift-register (BDSR) up-down counter. The BDGRO performs time integration whereas the BDSR counter digitizes the result of time integration. The time integrator features a low resolution of the per-stage-delay of the BDGRO, low power consumption, inherent dynamic element matching, self-digitization, and full technology compatibility. The time integrator is designed in a TSMC 130 nm 1.2 V CMOS technology and analyzed using Spectre with BSIM3 device models. The performance of the time integrator is assessed using simulation results.","PeriodicalId":177320,"journal":{"name":"2023 IEEE International Symposium on Circuits and Systems (ISCAS)","volume":"25 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-05-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"All-Digital Time Integrator with Bi-Directional Gated Ring Oscillator / Shift Register\",\"authors\":\"Fei Yuan\",\"doi\":\"10.1109/ISCAS46773.2023.10181522\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper proposes an all-digital time integrator consisting of a 9-stage bi-directional gated ring oscillator (BD-GRO) and a 16-stage bi-directional shift-register (BDSR) up-down counter. The BDGRO performs time integration whereas the BDSR counter digitizes the result of time integration. The time integrator features a low resolution of the per-stage-delay of the BDGRO, low power consumption, inherent dynamic element matching, self-digitization, and full technology compatibility. The time integrator is designed in a TSMC 130 nm 1.2 V CMOS technology and analyzed using Spectre with BSIM3 device models. The performance of the time integrator is assessed using simulation results.\",\"PeriodicalId\":177320,\"journal\":{\"name\":\"2023 IEEE International Symposium on Circuits and Systems (ISCAS)\",\"volume\":\"25 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2023-05-21\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2023 IEEE International Symposium on Circuits and Systems (ISCAS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISCAS46773.2023.10181522\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2023 IEEE International Symposium on Circuits and Systems (ISCAS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISCAS46773.2023.10181522","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

本文提出了一种由9级双向门控环振荡器(BD-GRO)和16级双向移位寄存器(BDSR)上下计数器组成的全数字时间积分器。BDGRO进行时间积分,BDSR计数器对时间积分结果进行数字化处理。该时间积分器具有低BDGRO级延迟分辨率、低功耗、固有动态元件匹配、自数字化、全技术兼容等特点。时间积分器采用台积电130 nm 1.2 V CMOS技术设计,并使用Spectre与BSIM3器件模型进行分析。利用仿真结果对时间积分器的性能进行了评价。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
All-Digital Time Integrator with Bi-Directional Gated Ring Oscillator / Shift Register
This paper proposes an all-digital time integrator consisting of a 9-stage bi-directional gated ring oscillator (BD-GRO) and a 16-stage bi-directional shift-register (BDSR) up-down counter. The BDGRO performs time integration whereas the BDSR counter digitizes the result of time integration. The time integrator features a low resolution of the per-stage-delay of the BDGRO, low power consumption, inherent dynamic element matching, self-digitization, and full technology compatibility. The time integrator is designed in a TSMC 130 nm 1.2 V CMOS technology and analyzed using Spectre with BSIM3 device models. The performance of the time integrator is assessed using simulation results.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信