{"title":"SiGe场效应管最佳器件架构的蒙特卡洛研究","authors":"S. Roy, S. Kaya, S. Babiker, A. Asenov, J. Barker","doi":"10.1109/IWCE.1998.742749","DOIUrl":null,"url":null,"abstract":"Strained silicon channel FETs grown on virtual SiGe substrates show clear potential for RF applications, in a material system compatible with silicon VLSI. However, the optimisation of practical RF devices requires some care. 0.1-0.12 /spl mu/m gate length designs are investigated using Monte Carlo techniques. Although structures based on III-V experience show f/sub T/ values of up to 94 GHz, more realistic designs are shown to be limited by parallel conduction and ill constrained effective channel lengths. Aggressively scaled SiGe devices, following state-of-the-art CMOS technologies, show f/sub T/ values of up to 80 GHz.","PeriodicalId":357304,"journal":{"name":"1998 Sixth International Workshop on Computational Electronics. Extended Abstracts (Cat. No.98EX116)","volume":"31 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1998-10-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Monte Carlo investigation of optimal device architectures for SiGe FETs\",\"authors\":\"S. Roy, S. Kaya, S. Babiker, A. Asenov, J. Barker\",\"doi\":\"10.1109/IWCE.1998.742749\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Strained silicon channel FETs grown on virtual SiGe substrates show clear potential for RF applications, in a material system compatible with silicon VLSI. However, the optimisation of practical RF devices requires some care. 0.1-0.12 /spl mu/m gate length designs are investigated using Monte Carlo techniques. Although structures based on III-V experience show f/sub T/ values of up to 94 GHz, more realistic designs are shown to be limited by parallel conduction and ill constrained effective channel lengths. Aggressively scaled SiGe devices, following state-of-the-art CMOS technologies, show f/sub T/ values of up to 80 GHz.\",\"PeriodicalId\":357304,\"journal\":{\"name\":\"1998 Sixth International Workshop on Computational Electronics. Extended Abstracts (Cat. No.98EX116)\",\"volume\":\"31 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1998-10-19\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"1998 Sixth International Workshop on Computational Electronics. Extended Abstracts (Cat. No.98EX116)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IWCE.1998.742749\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"1998 Sixth International Workshop on Computational Electronics. Extended Abstracts (Cat. No.98EX116)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IWCE.1998.742749","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Monte Carlo investigation of optimal device architectures for SiGe FETs
Strained silicon channel FETs grown on virtual SiGe substrates show clear potential for RF applications, in a material system compatible with silicon VLSI. However, the optimisation of practical RF devices requires some care. 0.1-0.12 /spl mu/m gate length designs are investigated using Monte Carlo techniques. Although structures based on III-V experience show f/sub T/ values of up to 94 GHz, more realistic designs are shown to be limited by parallel conduction and ill constrained effective channel lengths. Aggressively scaled SiGe devices, following state-of-the-art CMOS technologies, show f/sub T/ values of up to 80 GHz.