QCA中异或逻辑的低成本实现

Mrinal Goswami, Mohit Kumar, B. Sen
{"title":"QCA中异或逻辑的低成本实现","authors":"Mrinal Goswami, Mohit Kumar, B. Sen","doi":"10.1109/ISED.2017.8303950","DOIUrl":null,"url":null,"abstract":"Quantum-dot cellular automata (QCA) has emerged as a promising and efficient nanoscale technology overcoming the demerits of the CMOS technology. With the rapid development in the field of nanotechnology, there has been an exponential increase in the practice of designing efficient logic circuits in the nanoscale era. However, it has always been a challenge for the designers to design a circuit meeting the requirements of a fast signal transfer mechanism and hence minimizing the delay to the lowest possible value. In this paper, a 5-input majority voter has been proposed which is used to synthesize an efficient 3-input XOR gate and XNOR gate. To find the significance of the proposed XOR gate, an efficient full adder as well as an odd and an even bit parity generator have also been implemented which shows significant improvement in terms of area, cell count and latency in comparison to the other previously proposed circuits.","PeriodicalId":147019,"journal":{"name":"2017 7th International Symposium on Embedded Computing and System Design (ISED)","volume":"21 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"12","resultStr":"{\"title\":\"Cost effective realization of XOR logic in QCA\",\"authors\":\"Mrinal Goswami, Mohit Kumar, B. Sen\",\"doi\":\"10.1109/ISED.2017.8303950\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Quantum-dot cellular automata (QCA) has emerged as a promising and efficient nanoscale technology overcoming the demerits of the CMOS technology. With the rapid development in the field of nanotechnology, there has been an exponential increase in the practice of designing efficient logic circuits in the nanoscale era. However, it has always been a challenge for the designers to design a circuit meeting the requirements of a fast signal transfer mechanism and hence minimizing the delay to the lowest possible value. In this paper, a 5-input majority voter has been proposed which is used to synthesize an efficient 3-input XOR gate and XNOR gate. To find the significance of the proposed XOR gate, an efficient full adder as well as an odd and an even bit parity generator have also been implemented which shows significant improvement in terms of area, cell count and latency in comparison to the other previously proposed circuits.\",\"PeriodicalId\":147019,\"journal\":{\"name\":\"2017 7th International Symposium on Embedded Computing and System Design (ISED)\",\"volume\":\"21 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2017-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"12\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2017 7th International Symposium on Embedded Computing and System Design (ISED)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISED.2017.8303950\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 7th International Symposium on Embedded Computing and System Design (ISED)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISED.2017.8303950","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 12

摘要

量子点元胞自动机(Quantum-dot cellular automata, QCA)克服了CMOS技术的缺点,成为一种极具发展前景的高效纳米技术。随着纳米技术领域的迅速发展,在纳米尺度下设计高效逻辑电路的实践呈指数级增长。然而,设计一种满足快速信号传输机制要求的电路,从而将延迟最小化到尽可能低的值,一直是设计者面临的挑战。本文提出了一种5输入多数选通器,用于合成高效的3输入异或门和异或门。为了找到所提出的异或门的重要性,还实现了一个有效的全加法器以及一个奇数和偶数位奇偶校验发生器,与其他先前提出的电路相比,在面积、单元计数和延迟方面显示出显着的改进。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Cost effective realization of XOR logic in QCA
Quantum-dot cellular automata (QCA) has emerged as a promising and efficient nanoscale technology overcoming the demerits of the CMOS technology. With the rapid development in the field of nanotechnology, there has been an exponential increase in the practice of designing efficient logic circuits in the nanoscale era. However, it has always been a challenge for the designers to design a circuit meeting the requirements of a fast signal transfer mechanism and hence minimizing the delay to the lowest possible value. In this paper, a 5-input majority voter has been proposed which is used to synthesize an efficient 3-input XOR gate and XNOR gate. To find the significance of the proposed XOR gate, an efficient full adder as well as an odd and an even bit parity generator have also been implemented which shows significant improvement in terms of area, cell count and latency in comparison to the other previously proposed circuits.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信