基于差分展开的数字电路随机数结构的生成与实现

S. N. Devi, S. Sasipriya
{"title":"基于差分展开的数字电路随机数结构的生成与实现","authors":"S. N. Devi, S. Sasipriya","doi":"10.1109/ICICICT54557.2022.9917897","DOIUrl":null,"url":null,"abstract":"Unified logic and very large-scale integration (VLSI) circuitry have been created to generate random numbers from various distributions such as uniform, exponential, and Gauss distributions. An arithmetic iteration notion is used to implement several architectural levels in the proposed system. Fast speed, low power consumption, and great output accuracy make this random number generator ideal for communications systems and other models that need multi-distribution random numbers. The difference expansion approach and linear feedback shift register (LFSR) bit switching are recommended to generate random numbers. Besides this, the randomization is unpredictably random. Predictable binary sequences have been a major drawback of earlier randomization approaches. Differential characteristics construct the sequence and keep things simple in this technique. It also aims to simplify the circuit and use less energy. Power, delay, and a lookup table are used to make performance comparisons. The proposed architecture was tested and evaluated using Xilinx. Simulation results demonstrate that the proposed model outperforms standard random generators using Slices, Area, and Look Up Tables. According to the research findings, the proposed Difference Expansion-based Random Generation (DERG) has reduced latency and consumes less power.","PeriodicalId":246214,"journal":{"name":"2022 Third International Conference on Intelligent Computing Instrumentation and Control Technologies (ICICICT)","volume":"31 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-08-11","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Generation and Implementation of Random Number Architecture using Difference Expansion for Digital Circuits\",\"authors\":\"S. N. Devi, S. Sasipriya\",\"doi\":\"10.1109/ICICICT54557.2022.9917897\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Unified logic and very large-scale integration (VLSI) circuitry have been created to generate random numbers from various distributions such as uniform, exponential, and Gauss distributions. An arithmetic iteration notion is used to implement several architectural levels in the proposed system. Fast speed, low power consumption, and great output accuracy make this random number generator ideal for communications systems and other models that need multi-distribution random numbers. The difference expansion approach and linear feedback shift register (LFSR) bit switching are recommended to generate random numbers. Besides this, the randomization is unpredictably random. Predictable binary sequences have been a major drawback of earlier randomization approaches. Differential characteristics construct the sequence and keep things simple in this technique. It also aims to simplify the circuit and use less energy. Power, delay, and a lookup table are used to make performance comparisons. The proposed architecture was tested and evaluated using Xilinx. Simulation results demonstrate that the proposed model outperforms standard random generators using Slices, Area, and Look Up Tables. According to the research findings, the proposed Difference Expansion-based Random Generation (DERG) has reduced latency and consumes less power.\",\"PeriodicalId\":246214,\"journal\":{\"name\":\"2022 Third International Conference on Intelligent Computing Instrumentation and Control Technologies (ICICICT)\",\"volume\":\"31 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-08-11\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2022 Third International Conference on Intelligent Computing Instrumentation and Control Technologies (ICICICT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICICICT54557.2022.9917897\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 Third International Conference on Intelligent Computing Instrumentation and Control Technologies (ICICICT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICICICT54557.2022.9917897","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

统一逻辑和超大规模集成电路(VLSI)电路已经被创建,以从各种分布(如均匀分布,指数分布和高斯分布)中生成随机数。采用算法迭代的概念实现了系统的多个体系结构层次。速度快,功耗低,输出精度高,使该随机数发生器非常适合通信系统和其他需要多分布随机数的模型。建议采用差分展开法和线性反馈移位寄存器(LFSR)位交换来产生随机数。除此之外,随机化是不可预测的随机。可预测的二进制序列是早期随机化方法的一个主要缺点。在这种技术中,微分特征构造序列并使事情保持简单。它还旨在简化电路并减少能耗。功率、延迟和查找表用于进行性能比较。使用Xilinx对提出的架构进行了测试和评估。仿真结果表明,该模型优于使用切片、区域和查找表的标准随机生成器。研究结果表明,基于差分扩展的随机生成(DERG)减少了延迟和功耗。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Generation and Implementation of Random Number Architecture using Difference Expansion for Digital Circuits
Unified logic and very large-scale integration (VLSI) circuitry have been created to generate random numbers from various distributions such as uniform, exponential, and Gauss distributions. An arithmetic iteration notion is used to implement several architectural levels in the proposed system. Fast speed, low power consumption, and great output accuracy make this random number generator ideal for communications systems and other models that need multi-distribution random numbers. The difference expansion approach and linear feedback shift register (LFSR) bit switching are recommended to generate random numbers. Besides this, the randomization is unpredictably random. Predictable binary sequences have been a major drawback of earlier randomization approaches. Differential characteristics construct the sequence and keep things simple in this technique. It also aims to simplify the circuit and use less energy. Power, delay, and a lookup table are used to make performance comparisons. The proposed architecture was tested and evaluated using Xilinx. Simulation results demonstrate that the proposed model outperforms standard random generators using Slices, Area, and Look Up Tables. According to the research findings, the proposed Difference Expansion-based Random Generation (DERG) has reduced latency and consumes less power.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信