{"title":"数字模块频率合成器和分数锁相环","authors":"M. Stork","doi":"10.1109/TIC.2003.1249105","DOIUrl":null,"url":null,"abstract":"The paper describes a new architecture of a digital building block, which can be used in frequency synthesizers and phase locked loops. The circuit is based on generators, counters and a register. The technique described here is much simpler then other methods. The presented synthesizer is the most suitable for the design of VLSI architectures or for programmable large scale integration (or in-system programmable large scale integration). One of the main advantages is stability and pure digital structure. On the other hand, this synthesizer has a disadvantage in its low output frequency, but this can be overcome by using it together with a phase locked loop.","PeriodicalId":177770,"journal":{"name":"SympoTIC'03. Joint 1st Workshop on Mobile Future and Symposium on Trends in Communications","volume":"8 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2003-12-03","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":"{\"title\":\"Digital building block for frequency synthesizer and fractional phase locked loops\",\"authors\":\"M. Stork\",\"doi\":\"10.1109/TIC.2003.1249105\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The paper describes a new architecture of a digital building block, which can be used in frequency synthesizers and phase locked loops. The circuit is based on generators, counters and a register. The technique described here is much simpler then other methods. The presented synthesizer is the most suitable for the design of VLSI architectures or for programmable large scale integration (or in-system programmable large scale integration). One of the main advantages is stability and pure digital structure. On the other hand, this synthesizer has a disadvantage in its low output frequency, but this can be overcome by using it together with a phase locked loop.\",\"PeriodicalId\":177770,\"journal\":{\"name\":\"SympoTIC'03. Joint 1st Workshop on Mobile Future and Symposium on Trends in Communications\",\"volume\":\"8 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2003-12-03\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"7\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"SympoTIC'03. Joint 1st Workshop on Mobile Future and Symposium on Trends in Communications\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/TIC.2003.1249105\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"SympoTIC'03. Joint 1st Workshop on Mobile Future and Symposium on Trends in Communications","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TIC.2003.1249105","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Digital building block for frequency synthesizer and fractional phase locked loops
The paper describes a new architecture of a digital building block, which can be used in frequency synthesizers and phase locked loops. The circuit is based on generators, counters and a register. The technique described here is much simpler then other methods. The presented synthesizer is the most suitable for the design of VLSI architectures or for programmable large scale integration (or in-system programmable large scale integration). One of the main advantages is stability and pure digital structure. On the other hand, this synthesizer has a disadvantage in its low output frequency, but this can be overcome by using it together with a phase locked loop.