自门控设计的过渡延迟测试方法

Jihye Kim, Sangjun Lee, Minho Moon, Sungho Kang
{"title":"自门控设计的过渡延迟测试方法","authors":"Jihye Kim, Sangjun Lee, Minho Moon, Sungho Kang","doi":"10.1109/ISOCC47750.2019.9078524","DOIUrl":null,"url":null,"abstract":"Power reduction is one of the most important design factors for system-on-chip. The self-gating method is used for power reduction in clock networks, which is one of the main factors of dynamic power consumption. However, scan test patterns can be increased by the self-gating insertion. It is observed that the test pattern increase is very severe for transition delay (TD) faults with the experimental results that over 250% of TD test patterns are increased with XOR selfgating insertion in the industrial circuits. In this paper, a new efficient TD test methodology is proposed which uses the data selectable self-gating (DSSG) structure. The experimental results show that using the new methodology, the average TD pattern increase ratio has dropped to under 50%.","PeriodicalId":113802,"journal":{"name":"2019 International SoC Design Conference (ISOCC)","volume":"29 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-10-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Transition-delay Test Methodology for Designs with Self-gating\",\"authors\":\"Jihye Kim, Sangjun Lee, Minho Moon, Sungho Kang\",\"doi\":\"10.1109/ISOCC47750.2019.9078524\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Power reduction is one of the most important design factors for system-on-chip. The self-gating method is used for power reduction in clock networks, which is one of the main factors of dynamic power consumption. However, scan test patterns can be increased by the self-gating insertion. It is observed that the test pattern increase is very severe for transition delay (TD) faults with the experimental results that over 250% of TD test patterns are increased with XOR selfgating insertion in the industrial circuits. In this paper, a new efficient TD test methodology is proposed which uses the data selectable self-gating (DSSG) structure. The experimental results show that using the new methodology, the average TD pattern increase ratio has dropped to under 50%.\",\"PeriodicalId\":113802,\"journal\":{\"name\":\"2019 International SoC Design Conference (ISOCC)\",\"volume\":\"29 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-10-06\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 International SoC Design Conference (ISOCC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISOCC47750.2019.9078524\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 International SoC Design Conference (ISOCC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISOCC47750.2019.9078524","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

功耗降低是片上系统最重要的设计因素之一。时钟网络的功耗降低是影响动态功耗的主要因素之一。然而,扫描测试模式可以增加自门插入。实验结果表明,在工业电路中引入异或自选通后,过渡延迟(TD)故障的测试图增加非常严重,超过250%的TD测试图增加。本文提出了一种采用数据可选自门结构的高效TD测试方法。实验结果表明,采用新方法后,平均TD图增加率降至50%以下。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Transition-delay Test Methodology for Designs with Self-gating
Power reduction is one of the most important design factors for system-on-chip. The self-gating method is used for power reduction in clock networks, which is one of the main factors of dynamic power consumption. However, scan test patterns can be increased by the self-gating insertion. It is observed that the test pattern increase is very severe for transition delay (TD) faults with the experimental results that over 250% of TD test patterns are increased with XOR selfgating insertion in the industrial circuits. In this paper, a new efficient TD test methodology is proposed which uses the data selectable self-gating (DSSG) structure. The experimental results show that using the new methodology, the average TD pattern increase ratio has dropped to under 50%.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信