模拟IP保护的参数偏置混淆

Vaibhav Venugopal Rao, I. Savidis
{"title":"模拟IP保护的参数偏置混淆","authors":"Vaibhav Venugopal Rao, I. Savidis","doi":"10.1109/HST.2017.7951825","DOIUrl":null,"url":null,"abstract":"A unique key-based technique that obfuscates the critical biasing conditions of an analog circuit is developed. The proposed technique targets the physical dimensions of the transistors used to set the optimal biasing conditions. The width of a transistor is obfuscated and, based on an applied key sequence, provides a range of potential biasing points. Only when the correct key sequence is applied, certain transistor(s) are active, and the correct biasing points are set at the target node. The proposed bias encryption technique is implemented on a VCO based phase locked loop (PLL) in a standard 180nm CMOS process. Circuit parameters including the settling time, power, and phase noise for both the obfuscated and an un-obfuscated PLL are compared. A 40-bit encryption key is used to obfuscate biasing parameters, significantly improving the security of an analog IC. Obfuscating the PLL results in a 6.3% increase in area, 0.89% increase in power consumption, and 5 dBc/Hz increase in phase noise. The probability to determine the correct key through brute force attack is 9.095×10−13. By implementing the proposed technique on multiple analog components in the integrated circuit, the key space is increased and the overall security is further improved. The analog obfuscation technique complements existing digital encryption techniques and is an effective countermeasure against IP theft, counterfeiting, and overproduction of analog and mixed signal circuits.","PeriodicalId":190635,"journal":{"name":"2017 IEEE International Symposium on Hardware Oriented Security and Trust (HOST)","volume":"33 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-05-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"8","resultStr":"{\"title\":\"Parameter biasing obfuscation for analog IP protection\",\"authors\":\"Vaibhav Venugopal Rao, I. Savidis\",\"doi\":\"10.1109/HST.2017.7951825\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A unique key-based technique that obfuscates the critical biasing conditions of an analog circuit is developed. The proposed technique targets the physical dimensions of the transistors used to set the optimal biasing conditions. The width of a transistor is obfuscated and, based on an applied key sequence, provides a range of potential biasing points. Only when the correct key sequence is applied, certain transistor(s) are active, and the correct biasing points are set at the target node. The proposed bias encryption technique is implemented on a VCO based phase locked loop (PLL) in a standard 180nm CMOS process. Circuit parameters including the settling time, power, and phase noise for both the obfuscated and an un-obfuscated PLL are compared. A 40-bit encryption key is used to obfuscate biasing parameters, significantly improving the security of an analog IC. Obfuscating the PLL results in a 6.3% increase in area, 0.89% increase in power consumption, and 5 dBc/Hz increase in phase noise. The probability to determine the correct key through brute force attack is 9.095×10−13. By implementing the proposed technique on multiple analog components in the integrated circuit, the key space is increased and the overall security is further improved. The analog obfuscation technique complements existing digital encryption techniques and is an effective countermeasure against IP theft, counterfeiting, and overproduction of analog and mixed signal circuits.\",\"PeriodicalId\":190635,\"journal\":{\"name\":\"2017 IEEE International Symposium on Hardware Oriented Security and Trust (HOST)\",\"volume\":\"33 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2017-05-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"8\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2017 IEEE International Symposium on Hardware Oriented Security and Trust (HOST)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/HST.2017.7951825\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 IEEE International Symposium on Hardware Oriented Security and Trust (HOST)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/HST.2017.7951825","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 8

摘要

开发了一种独特的基于密钥的技术来模糊模拟电路的关键偏置条件。提出的技术以晶体管的物理尺寸为目标,用于设置最佳偏置条件。晶体管的宽度是模糊的,并且基于应用的键序列,提供了一系列潜在的偏置点。只有当应用正确的键序列时,某些晶体管才会被激活,并且在目标节点上设置正确的偏置点。提出的偏置加密技术是在标准180nm CMOS工艺中基于压控振荡器的锁相环(PLL)上实现的。电路参数包括稳定时间、功率和相位噪声对混淆和未混淆锁相环进行了比较。采用40位加密密钥对偏置参数进行模糊处理,可显著提高模拟IC的安全性。对锁相环进行模糊处理后,锁相环的面积增加6.3%,功耗增加0.89%,相位噪声增加5 dBc/Hz。通过暴力破解确定正确密钥的概率为9.095×10−13。通过在集成电路中的多个模拟元件上实现该技术,增加了密钥空间,进一步提高了整体安全性。模拟混淆技术补充了现有的数字加密技术,是一种有效的对抗知识产权盗窃、假冒以及模拟和混合信号电路生产过剩的对策。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Parameter biasing obfuscation for analog IP protection
A unique key-based technique that obfuscates the critical biasing conditions of an analog circuit is developed. The proposed technique targets the physical dimensions of the transistors used to set the optimal biasing conditions. The width of a transistor is obfuscated and, based on an applied key sequence, provides a range of potential biasing points. Only when the correct key sequence is applied, certain transistor(s) are active, and the correct biasing points are set at the target node. The proposed bias encryption technique is implemented on a VCO based phase locked loop (PLL) in a standard 180nm CMOS process. Circuit parameters including the settling time, power, and phase noise for both the obfuscated and an un-obfuscated PLL are compared. A 40-bit encryption key is used to obfuscate biasing parameters, significantly improving the security of an analog IC. Obfuscating the PLL results in a 6.3% increase in area, 0.89% increase in power consumption, and 5 dBc/Hz increase in phase noise. The probability to determine the correct key through brute force attack is 9.095×10−13. By implementing the proposed technique on multiple analog components in the integrated circuit, the key space is increased and the overall security is further improved. The analog obfuscation technique complements existing digital encryption techniques and is an effective countermeasure against IP theft, counterfeiting, and overproduction of analog and mixed signal circuits.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信