用于误差测量的三角形MOS晶体管的改进

M. Lozano, C. Cané, C. Perello, J. Anguita, E. Lora-Tamayo
{"title":"用于误差测量的三角形MOS晶体管的改进","authors":"M. Lozano, C. Cané, C. Perello, J. Anguita, E. Lora-Tamayo","doi":"10.1109/ICMTS.1990.161724","DOIUrl":null,"url":null,"abstract":"An improvement of the triangular gate MOS transistor for misalignment measurement between gate and active area levels is presented. The number of devices required for the simultaneous determination of X and Y misalignment is reduced from four to three, resulting in a very compact structure with just four pads. Although this simplification is obtained at the cost of an increment of the complexity of the calculations, a simple iterative algorithm is enough to solve them. Two different device arrangements have been designed and fabricated with a NMOS/CMOS, 5- mu m, polysilicon gate technology.<<ETX>>","PeriodicalId":417292,"journal":{"name":"Proceedings of the 1991 International Conference on Microelectronic Test Structures","volume":"8 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1990-03-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":"{\"title\":\"Improvement of the triangular MOS transistor for misalignment measurement\",\"authors\":\"M. Lozano, C. Cané, C. Perello, J. Anguita, E. Lora-Tamayo\",\"doi\":\"10.1109/ICMTS.1990.161724\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"An improvement of the triangular gate MOS transistor for misalignment measurement between gate and active area levels is presented. The number of devices required for the simultaneous determination of X and Y misalignment is reduced from four to three, resulting in a very compact structure with just four pads. Although this simplification is obtained at the cost of an increment of the complexity of the calculations, a simple iterative algorithm is enough to solve them. Two different device arrangements have been designed and fabricated with a NMOS/CMOS, 5- mu m, polysilicon gate technology.<<ETX>>\",\"PeriodicalId\":417292,\"journal\":{\"name\":\"Proceedings of the 1991 International Conference on Microelectronic Test Structures\",\"volume\":\"8 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1990-03-18\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"6\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the 1991 International Conference on Microelectronic Test Structures\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICMTS.1990.161724\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 1991 International Conference on Microelectronic Test Structures","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICMTS.1990.161724","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6

摘要

提出了一种三角栅极MOS晶体管的改进方法,用于栅极与有源电平之间的不对准测量。同时确定X和Y不对准所需的设备数量从四个减少到三个,从而形成一个非常紧凑的结构,只有四个垫。虽然这种简化是以计算复杂性的增加为代价的,但一个简单的迭代算法足以解决它们。采用NMOS/CMOS, 5 μ m多晶硅栅极技术设计和制造了两种不同的器件布置。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Improvement of the triangular MOS transistor for misalignment measurement
An improvement of the triangular gate MOS transistor for misalignment measurement between gate and active area levels is presented. The number of devices required for the simultaneous determination of X and Y misalignment is reduced from four to three, resulting in a very compact structure with just four pads. Although this simplification is obtained at the cost of an increment of the complexity of the calculations, a simple iterative algorithm is enough to solve them. Two different device arrangements have been designed and fabricated with a NMOS/CMOS, 5- mu m, polysilicon gate technology.<>
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信