基于进化算法的LOD和LOPD设计与方法

C. Mythili, M. Yazhini Nivethitha
{"title":"基于进化算法的LOD和LOPD设计与方法","authors":"C. Mythili, M. Yazhini Nivethitha","doi":"10.1109/ICEARS56392.2023.10085297","DOIUrl":null,"url":null,"abstract":"This paper makes a fundamental advancement in the field of Very Large Scale Integration by proposing an autonomous and evolutionary method for building diverse LOD and LOPD circuits (VLSI). Furthermore, there are a few efficient methods for constructing higher-order LODs and LOPDs from the evolved lower-order circuits. As a result, performance has been proven to increase with gate-level rise in LOD and LOPD circuits. The synthesis findings also show that, as a result of the optimized architecture, our system has the lowest latency. In future, the power consumption and the number of transistor will be further reduced to reduce the area.","PeriodicalId":338611,"journal":{"name":"2023 Second International Conference on Electronics and Renewable Systems (ICEARS)","volume":"2009 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-03-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Design and Methodology of LOD and LOPD using Evolutionary Algorithm\",\"authors\":\"C. Mythili, M. Yazhini Nivethitha\",\"doi\":\"10.1109/ICEARS56392.2023.10085297\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper makes a fundamental advancement in the field of Very Large Scale Integration by proposing an autonomous and evolutionary method for building diverse LOD and LOPD circuits (VLSI). Furthermore, there are a few efficient methods for constructing higher-order LODs and LOPDs from the evolved lower-order circuits. As a result, performance has been proven to increase with gate-level rise in LOD and LOPD circuits. The synthesis findings also show that, as a result of the optimized architecture, our system has the lowest latency. In future, the power consumption and the number of transistor will be further reduced to reduce the area.\",\"PeriodicalId\":338611,\"journal\":{\"name\":\"2023 Second International Conference on Electronics and Renewable Systems (ICEARS)\",\"volume\":\"2009 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2023-03-02\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2023 Second International Conference on Electronics and Renewable Systems (ICEARS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICEARS56392.2023.10085297\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2023 Second International Conference on Electronics and Renewable Systems (ICEARS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEARS56392.2023.10085297","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

本文提出了一种构建不同LOD和LOPD电路(VLSI)的自主和进化方法,在超大规模集成领域取得了根本性的进展。此外,有一些有效的方法可以从进化的低阶电路中构造高阶lod和lopd。因此,在LOD和LOPD电路中,性能已被证明随着门电平的升高而增加。综合结果还表明,由于优化的体系结构,我们的系统具有最低的延迟。在未来,功耗和晶体管的数量将进一步减少,以减少面积。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Design and Methodology of LOD and LOPD using Evolutionary Algorithm
This paper makes a fundamental advancement in the field of Very Large Scale Integration by proposing an autonomous and evolutionary method for building diverse LOD and LOPD circuits (VLSI). Furthermore, there are a few efficient methods for constructing higher-order LODs and LOPDs from the evolved lower-order circuits. As a result, performance has been proven to increase with gate-level rise in LOD and LOPD circuits. The synthesis findings also show that, as a result of the optimized architecture, our system has the lowest latency. In future, the power consumption and the number of transistor will be further reduced to reduce the area.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信