F. Centurelli, P. Monsurrò, G. Scotti, A. Trifiletti
{"title":"用于运放设计的极低压差分放大器","authors":"F. Centurelli, P. Monsurrò, G. Scotti, A. Trifiletti","doi":"10.1109/ECCTD.2011.6043846","DOIUrl":null,"url":null,"abstract":"In this paper we present a differential stage suitable to be used as the input stage of rail-to-rail very low-voltage opamps. The topology exploits an input level-shifter to keep the common-mode input voltage of a pseudo-differential pair constant, thus providing a constant gain over the whole input common-mode range. The main drawback of the proposed solution is the need of a switched-capacitor level-shifter, that can give rise to some clock feedthrough in continuous-time applications. However good linearity with limited clock intermodulation can be achieved by careful design. An opamp in 65-nm CMOS technology featuring the proposed input stage is operational for supply voltages as low as 0.5 V, with a net linearity improvement with respect to a simple pseudo-differential stage.","PeriodicalId":126960,"journal":{"name":"2011 20th European Conference on Circuit Theory and Design (ECCTD)","volume":"42 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-10-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"8","resultStr":"{\"title\":\"A very low-voltage differential amplifier for opamp design\",\"authors\":\"F. Centurelli, P. Monsurrò, G. Scotti, A. Trifiletti\",\"doi\":\"10.1109/ECCTD.2011.6043846\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper we present a differential stage suitable to be used as the input stage of rail-to-rail very low-voltage opamps. The topology exploits an input level-shifter to keep the common-mode input voltage of a pseudo-differential pair constant, thus providing a constant gain over the whole input common-mode range. The main drawback of the proposed solution is the need of a switched-capacitor level-shifter, that can give rise to some clock feedthrough in continuous-time applications. However good linearity with limited clock intermodulation can be achieved by careful design. An opamp in 65-nm CMOS technology featuring the proposed input stage is operational for supply voltages as low as 0.5 V, with a net linearity improvement with respect to a simple pseudo-differential stage.\",\"PeriodicalId\":126960,\"journal\":{\"name\":\"2011 20th European Conference on Circuit Theory and Design (ECCTD)\",\"volume\":\"42 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2011-10-13\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"8\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2011 20th European Conference on Circuit Theory and Design (ECCTD)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ECCTD.2011.6043846\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 20th European Conference on Circuit Theory and Design (ECCTD)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ECCTD.2011.6043846","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A very low-voltage differential amplifier for opamp design
In this paper we present a differential stage suitable to be used as the input stage of rail-to-rail very low-voltage opamps. The topology exploits an input level-shifter to keep the common-mode input voltage of a pseudo-differential pair constant, thus providing a constant gain over the whole input common-mode range. The main drawback of the proposed solution is the need of a switched-capacitor level-shifter, that can give rise to some clock feedthrough in continuous-time applications. However good linearity with limited clock intermodulation can be achieved by careful design. An opamp in 65-nm CMOS technology featuring the proposed input stage is operational for supply voltages as low as 0.5 V, with a net linearity improvement with respect to a simple pseudo-differential stage.