一种改进的开关转换器频响分析算法及其在Verilog-A中的实现

S. Samanta, S. Pam, H. M. Geddada, S. Mukhopadhyay
{"title":"一种改进的开关转换器频响分析算法及其在Verilog-A中的实现","authors":"S. Samanta, S. Pam, H. M. Geddada, S. Mukhopadhyay","doi":"10.1109/ICIINFS.2008.4798398","DOIUrl":null,"url":null,"abstract":"This paper presents an improved algorithm to extract frequency response from schematics of switching converter circuits using time domain simulations. The analytically derived ac models involve averaging and different approximations and thus do not properly reflect the frequency response of the system. The proposed approach enables the generation of accurate frequency response characteristics of any switching converter topology, using detailed transistor level models. Implementation in Verilog-A gives the algorithm, portability to any industry standard analog design tools such as Cadence Virtuoso custom design platform. In this algorithm multiple discrete frequency sinusoids are added to generate a perturbation signal and a variable integration time windows are used to extract the frequency response with minimum simulation time and memory overhead. Advanced features of Verilog-A are used to fully automate the extraction procedure.","PeriodicalId":429889,"journal":{"name":"2008 IEEE Region 10 and the Third international Conference on Industrial and Information Systems","volume":"18 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"An Improved Algorithm for Frequency Response Analysis of Switching Convertes and its Implementation in Verilog-A\",\"authors\":\"S. Samanta, S. Pam, H. M. Geddada, S. Mukhopadhyay\",\"doi\":\"10.1109/ICIINFS.2008.4798398\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents an improved algorithm to extract frequency response from schematics of switching converter circuits using time domain simulations. The analytically derived ac models involve averaging and different approximations and thus do not properly reflect the frequency response of the system. The proposed approach enables the generation of accurate frequency response characteristics of any switching converter topology, using detailed transistor level models. Implementation in Verilog-A gives the algorithm, portability to any industry standard analog design tools such as Cadence Virtuoso custom design platform. In this algorithm multiple discrete frequency sinusoids are added to generate a perturbation signal and a variable integration time windows are used to extract the frequency response with minimum simulation time and memory overhead. Advanced features of Verilog-A are used to fully automate the extraction procedure.\",\"PeriodicalId\":429889,\"journal\":{\"name\":\"2008 IEEE Region 10 and the Third international Conference on Industrial and Information Systems\",\"volume\":\"18 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 IEEE Region 10 and the Third international Conference on Industrial and Information Systems\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICIINFS.2008.4798398\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 IEEE Region 10 and the Third international Conference on Industrial and Information Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICIINFS.2008.4798398","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

本文提出了一种利用时域仿真从开关变换器电路原理图中提取频率响应的改进算法。解析导出的交流模型涉及平均和不同的近似,因此不能很好地反映系统的频率响应。所提出的方法能够生成精确的频率响应特性的任何开关转换器拓扑,使用详细的晶体管电平模型。在Verilog-A中实现该算法,可移植到任何行业标准模拟设计工具,如Cadence Virtuoso定制设计平台。在该算法中,加入多个离散频率正弦波产生扰动信号,并使用可变积分时间窗以最小的仿真时间和内存开销提取频率响应。Verilog-A的先进功能用于完全自动化提取过程。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
An Improved Algorithm for Frequency Response Analysis of Switching Convertes and its Implementation in Verilog-A
This paper presents an improved algorithm to extract frequency response from schematics of switching converter circuits using time domain simulations. The analytically derived ac models involve averaging and different approximations and thus do not properly reflect the frequency response of the system. The proposed approach enables the generation of accurate frequency response characteristics of any switching converter topology, using detailed transistor level models. Implementation in Verilog-A gives the algorithm, portability to any industry standard analog design tools such as Cadence Virtuoso custom design platform. In this algorithm multiple discrete frequency sinusoids are added to generate a perturbation signal and a variable integration time windows are used to extract the frequency response with minimum simulation time and memory overhead. Advanced features of Verilog-A are used to fully automate the extraction procedure.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信