S. Samanta, S. Pam, H. M. Geddada, S. Mukhopadhyay
{"title":"一种改进的开关转换器频响分析算法及其在Verilog-A中的实现","authors":"S. Samanta, S. Pam, H. M. Geddada, S. Mukhopadhyay","doi":"10.1109/ICIINFS.2008.4798398","DOIUrl":null,"url":null,"abstract":"This paper presents an improved algorithm to extract frequency response from schematics of switching converter circuits using time domain simulations. The analytically derived ac models involve averaging and different approximations and thus do not properly reflect the frequency response of the system. The proposed approach enables the generation of accurate frequency response characteristics of any switching converter topology, using detailed transistor level models. Implementation in Verilog-A gives the algorithm, portability to any industry standard analog design tools such as Cadence Virtuoso custom design platform. In this algorithm multiple discrete frequency sinusoids are added to generate a perturbation signal and a variable integration time windows are used to extract the frequency response with minimum simulation time and memory overhead. Advanced features of Verilog-A are used to fully automate the extraction procedure.","PeriodicalId":429889,"journal":{"name":"2008 IEEE Region 10 and the Third international Conference on Industrial and Information Systems","volume":"18 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"An Improved Algorithm for Frequency Response Analysis of Switching Convertes and its Implementation in Verilog-A\",\"authors\":\"S. Samanta, S. Pam, H. M. Geddada, S. Mukhopadhyay\",\"doi\":\"10.1109/ICIINFS.2008.4798398\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents an improved algorithm to extract frequency response from schematics of switching converter circuits using time domain simulations. The analytically derived ac models involve averaging and different approximations and thus do not properly reflect the frequency response of the system. The proposed approach enables the generation of accurate frequency response characteristics of any switching converter topology, using detailed transistor level models. Implementation in Verilog-A gives the algorithm, portability to any industry standard analog design tools such as Cadence Virtuoso custom design platform. In this algorithm multiple discrete frequency sinusoids are added to generate a perturbation signal and a variable integration time windows are used to extract the frequency response with minimum simulation time and memory overhead. Advanced features of Verilog-A are used to fully automate the extraction procedure.\",\"PeriodicalId\":429889,\"journal\":{\"name\":\"2008 IEEE Region 10 and the Third international Conference on Industrial and Information Systems\",\"volume\":\"18 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 IEEE Region 10 and the Third international Conference on Industrial and Information Systems\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICIINFS.2008.4798398\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 IEEE Region 10 and the Third international Conference on Industrial and Information Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICIINFS.2008.4798398","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
An Improved Algorithm for Frequency Response Analysis of Switching Convertes and its Implementation in Verilog-A
This paper presents an improved algorithm to extract frequency response from schematics of switching converter circuits using time domain simulations. The analytically derived ac models involve averaging and different approximations and thus do not properly reflect the frequency response of the system. The proposed approach enables the generation of accurate frequency response characteristics of any switching converter topology, using detailed transistor level models. Implementation in Verilog-A gives the algorithm, portability to any industry standard analog design tools such as Cadence Virtuoso custom design platform. In this algorithm multiple discrete frequency sinusoids are added to generate a perturbation signal and a variable integration time windows are used to extract the frequency response with minimum simulation time and memory overhead. Advanced features of Verilog-A are used to fully automate the extraction procedure.