{"title":"以太网I/O供电网络设计与优化","authors":"Siri Holla, M. Moorthy, Manjunath Jayasimha","doi":"10.1109/EDAPS50281.2020.9312901","DOIUrl":null,"url":null,"abstract":"As the High-speed IO & Ethernet data rate is increasing, meeting the Power integrity specifications at the die, package & board is becoming highly challenging. With Data Centre servers having multiple SERDES interfaces of 56G Ethernet protocol, it has become very critical to find the solution to meet the stringent noise spec with reduced BOM cost and meet noise coupling requirements due to power management states of PHY. Power supply noise has been scaling to lower value to meet PSIJ (power supply induced Jitter) adds more complexity of the solution. Due to limitation of BOM cost, power & requirements for high performance, detailed understanding on source of power supply noise in the system has become necessary. This Paper deals with the solution & analysis of power Supply noise looking towards die, package & board with tightly integrated multiple 56G Ethernet Phys.","PeriodicalId":137699,"journal":{"name":"2020 IEEE Electrical Design of Advanced Packaging and Systems (EDAPS)","volume":"328 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-12-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Power Delivery Network Design and Optimization for Ethernet I/O\",\"authors\":\"Siri Holla, M. Moorthy, Manjunath Jayasimha\",\"doi\":\"10.1109/EDAPS50281.2020.9312901\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"As the High-speed IO & Ethernet data rate is increasing, meeting the Power integrity specifications at the die, package & board is becoming highly challenging. With Data Centre servers having multiple SERDES interfaces of 56G Ethernet protocol, it has become very critical to find the solution to meet the stringent noise spec with reduced BOM cost and meet noise coupling requirements due to power management states of PHY. Power supply noise has been scaling to lower value to meet PSIJ (power supply induced Jitter) adds more complexity of the solution. Due to limitation of BOM cost, power & requirements for high performance, detailed understanding on source of power supply noise in the system has become necessary. This Paper deals with the solution & analysis of power Supply noise looking towards die, package & board with tightly integrated multiple 56G Ethernet Phys.\",\"PeriodicalId\":137699,\"journal\":{\"name\":\"2020 IEEE Electrical Design of Advanced Packaging and Systems (EDAPS)\",\"volume\":\"328 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-12-14\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 IEEE Electrical Design of Advanced Packaging and Systems (EDAPS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EDAPS50281.2020.9312901\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 IEEE Electrical Design of Advanced Packaging and Systems (EDAPS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EDAPS50281.2020.9312901","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Power Delivery Network Design and Optimization for Ethernet I/O
As the High-speed IO & Ethernet data rate is increasing, meeting the Power integrity specifications at the die, package & board is becoming highly challenging. With Data Centre servers having multiple SERDES interfaces of 56G Ethernet protocol, it has become very critical to find the solution to meet the stringent noise spec with reduced BOM cost and meet noise coupling requirements due to power management states of PHY. Power supply noise has been scaling to lower value to meet PSIJ (power supply induced Jitter) adds more complexity of the solution. Due to limitation of BOM cost, power & requirements for high performance, detailed understanding on source of power supply noise in the system has become necessary. This Paper deals with the solution & analysis of power Supply noise looking towards die, package & board with tightly integrated multiple 56G Ethernet Phys.