T. Sarma, P. Rao, A. Venugopal, C. Kulkarni, P. Kumar
{"title":"高比特率数字相关器的设计","authors":"T. Sarma, P. Rao, A. Venugopal, C. Kulkarni, P. Kumar","doi":"10.1109/TENCON.2003.1273166","DOIUrl":null,"url":null,"abstract":"The remote sensing satellites transmit the data in PCM (pulse code modulation) formatted mode while embedding a synchronization code word at regular intervals as a time marker for the receiver synchronization. The currently available correlator ICs (integrated circuits) has a bandwidth limitation up to 60 MHz. The paper discusses novel design technique adopted by the authors to design the high speed digital correlator that caters to the requirements of the remote sensing satellites, which are in the road map for the next decade. The multiplexing design approach helped in achieving the higher bandwidth of operation. The VLSI (very large scale integration) design methodology adopted, resulted in reducing the design cycle time, the design optimization techniques ushered in realizing the entire logic in a single 36 macro cell CPLD (complex programmable logic device). The system has been validated for operational use.","PeriodicalId":405847,"journal":{"name":"TENCON 2003. Conference on Convergent Technologies for Asia-Pacific Region","volume":"26 4 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2003-10-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Design of high bit rate digital correlator\",\"authors\":\"T. Sarma, P. Rao, A. Venugopal, C. Kulkarni, P. Kumar\",\"doi\":\"10.1109/TENCON.2003.1273166\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The remote sensing satellites transmit the data in PCM (pulse code modulation) formatted mode while embedding a synchronization code word at regular intervals as a time marker for the receiver synchronization. The currently available correlator ICs (integrated circuits) has a bandwidth limitation up to 60 MHz. The paper discusses novel design technique adopted by the authors to design the high speed digital correlator that caters to the requirements of the remote sensing satellites, which are in the road map for the next decade. The multiplexing design approach helped in achieving the higher bandwidth of operation. The VLSI (very large scale integration) design methodology adopted, resulted in reducing the design cycle time, the design optimization techniques ushered in realizing the entire logic in a single 36 macro cell CPLD (complex programmable logic device). The system has been validated for operational use.\",\"PeriodicalId\":405847,\"journal\":{\"name\":\"TENCON 2003. Conference on Convergent Technologies for Asia-Pacific Region\",\"volume\":\"26 4 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2003-10-15\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"TENCON 2003. Conference on Convergent Technologies for Asia-Pacific Region\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/TENCON.2003.1273166\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"TENCON 2003. Conference on Convergent Technologies for Asia-Pacific Region","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TENCON.2003.1273166","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
The remote sensing satellites transmit the data in PCM (pulse code modulation) formatted mode while embedding a synchronization code word at regular intervals as a time marker for the receiver synchronization. The currently available correlator ICs (integrated circuits) has a bandwidth limitation up to 60 MHz. The paper discusses novel design technique adopted by the authors to design the high speed digital correlator that caters to the requirements of the remote sensing satellites, which are in the road map for the next decade. The multiplexing design approach helped in achieving the higher bandwidth of operation. The VLSI (very large scale integration) design methodology adopted, resulted in reducing the design cycle time, the design optimization techniques ushered in realizing the entire logic in a single 36 macro cell CPLD (complex programmable logic device). The system has been validated for operational use.