基于JPEG2000的二维DWT低功耗高速VLSI架构

Xuguang Lan, Nanning Zheng, Yuehu Liu
{"title":"基于JPEG2000的二维DWT低功耗高速VLSI架构","authors":"Xuguang Lan, Nanning Zheng, Yuehu Liu","doi":"10.1109/ISCE.2004.1375915","DOIUrl":null,"url":null,"abstract":"A low-pouw high-speed and minimum-area architecture which performs two-dimension ,finward and inverse di.screte w,avelet transform (OW) for JPEG2000 is proposed by rising a line-bused and Ifling scheme. It con.si,st.T uf one row processor and one column processor: And the row processor which is time-miiltiplrxedpe~orin.s in purallel with the column processo,: Optimized sh$-udd operations ore substituted ,fbr multiplications, and edge e.ytension is implemented by embedded circuit. The whole architecture is optimized in the pipeline design wav to speed up ond achieve higher hardware utilization. On EPIS25, two pirels per clock cycle can be encoded at I00MHz. On!v 25% of total area of EPIS25 is neededfor mriltileverl decomposition. The architecture can he used as a compact and independent IP core for JPEG2000 VLSI implementation and various real-time image/video applications.","PeriodicalId":169376,"journal":{"name":"IEEE International Symposium on Consumer Electronics, 2004","volume":"497 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Low-power and high-speed VLSI architecture of 2-D DWT for JPEG2000\",\"authors\":\"Xuguang Lan, Nanning Zheng, Yuehu Liu\",\"doi\":\"10.1109/ISCE.2004.1375915\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A low-pouw high-speed and minimum-area architecture which performs two-dimension ,finward and inverse di.screte w,avelet transform (OW) for JPEG2000 is proposed by rising a line-bused and Ifling scheme. It con.si,st.T uf one row processor and one column processor: And the row processor which is time-miiltiplrxedpe~orin.s in purallel with the column processo,: Optimized sh$-udd operations ore substituted ,fbr multiplications, and edge e.ytension is implemented by embedded circuit. The whole architecture is optimized in the pipeline design wav to speed up ond achieve higher hardware utilization. On EPIS25, two pirels per clock cycle can be encoded at I00MHz. On!v 25% of total area of EPIS25 is neededfor mriltileverl decomposition. The architecture can he used as a compact and independent IP core for JPEG2000 VLSI implementation and various real-time image/video applications.\",\"PeriodicalId\":169376,\"journal\":{\"name\":\"IEEE International Symposium on Consumer Electronics, 2004\",\"volume\":\"497 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2004-09-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"IEEE International Symposium on Consumer Electronics, 2004\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISCE.2004.1375915\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE International Symposium on Consumer Electronics, 2004","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISCE.2004.1375915","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

一种低功耗、高速、最小面积的二维、正向和逆di架构。提出了一种基于线总线的小波变换(OW)方法。它con.si,圣。使用一行处理器和一列处理器:使用时间复用的行处理器。与列并行处理,优化的sh$-udd运算替换,fbr乘法和边缘张力由嵌入式电路实现。在流水线设计中对整个体系结构进行了优化,加快了速度,实现了更高的硬件利用率。在EPIS25上,每个时钟周期可以在I00MHz下编码两个pil。!v多能级分解需要EPIS25总面积的25%。该架构可以作为JPEG2000 VLSI实现和各种实时图像/视频应用的紧凑和独立的IP核。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Low-power and high-speed VLSI architecture of 2-D DWT for JPEG2000
A low-pouw high-speed and minimum-area architecture which performs two-dimension ,finward and inverse di.screte w,avelet transform (OW) for JPEG2000 is proposed by rising a line-bused and Ifling scheme. It con.si,st.T uf one row processor and one column processor: And the row processor which is time-miiltiplrxedpe~orin.s in purallel with the column processo,: Optimized sh$-udd operations ore substituted ,fbr multiplications, and edge e.ytension is implemented by embedded circuit. The whole architecture is optimized in the pipeline design wav to speed up ond achieve higher hardware utilization. On EPIS25, two pirels per clock cycle can be encoded at I00MHz. On!v 25% of total area of EPIS25 is neededfor mriltileverl decomposition. The architecture can he used as a compact and independent IP core for JPEG2000 VLSI implementation and various real-time image/video applications.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信